Parallel Detection of Remote LPI Request and Send Zero Mode
    1.
    发明申请
    Parallel Detection of Remote LPI Request and Send Zero Mode 有权
    远程LPI请求和发送零模式的并行检测

    公开(公告)号:US20100322078A1

    公开(公告)日:2010-12-23

    申请号:US12488232

    申请日:2009-06-19

    IPC分类号: H04L12/26

    摘要: Embodiments of the present invention enable robust and quick parallel detection of the remote LPI request signal (rem_lpi_req) and SEND ZERO mode (SEND_Z) defined in the Energy Efficient Ethernet (EEE) standard. Embodiments do not rely on energy detection for detecting SEND_Z. Therefore, SEND_Z can be detected reliably and with minimal latency. In addition, since SEND_Z and rem_lpi_req are detected in parallel, embodiments are not concerned with the false detection of rem_lpi_req (before SEND_Z is detected) or the need to disable detection of rem_lpi_req (after SEND_Z is detected).

    摘要翻译: 本发明的实施例能够实现在能效以太网(EEE)标准中定义的远程LPI请求信号(rem_lpi_req)和SEND ZERO模式(SEND_Z)的鲁棒且快速的并行检测。 实施例不依赖于检测SEND_Z的能量检测。 因此,可以可靠地检测SEND_Z并以最小的延迟。 另外,由于并行地检测到SEND_Z和rem_lpi_req,实施例不涉及rem_lpi_req的错误检测(在检测到SEND_Z之前)或者需要禁止检测rem_lpi_req(在检测到SEND_Z之后)。

    STRUCTURED DE-INTERLEAVING SCHEME FOR PRODUCT CODE DECODERS
    2.
    发明申请
    STRUCTURED DE-INTERLEAVING SCHEME FOR PRODUCT CODE DECODERS 有权
    产品代码解码器的结构化去交互方案

    公开(公告)号:US20080301522A1

    公开(公告)日:2008-12-04

    申请号:US12189392

    申请日:2008-08-11

    申请人: Xiaotong Lin Fan Zhou

    发明人: Xiaotong Lin Fan Zhou

    IPC分类号: H03M13/11 G06F11/10

    摘要: A structured interleaving/de-interleaving scheme enables efficient implementation of encoding/decoding based on two-dimensional product codes (2D PC). An encoder has an integrated architecture that performs structured interleaving and PC coding in an integrated manner in which locations in the interleaved data stream are related to row and column indices for the 2D PC coding based on closed-form expressions. In one embodiment, a corresponding decoder implements two-stage low-density parity-check (LDPC) decoding based on the same relationships between locations in the interleaved data stream and row and column indices for the LDPC decoding.

    摘要翻译: 结构化交织/解交织方案使得能够有效地实现基于二维产品代码(2D PC)的编码/解码。 编码器具有集成架构,其以集成的方式执行结构化交织和PC编码,其中交错数据流中的位置与基于闭合形式表达式的2D PC编码的行和列索引相关。 在一个实施例中,相应的解码器基于交织数据流中的位置与LDPC解码的行和列索引之间的相同关系实现两阶段低密度奇偶校验(LDPC)解码。

    Phase and frequency re-lock in synchronous ethernet devices
    3.
    发明授权
    Phase and frequency re-lock in synchronous ethernet devices 有权
    同步以太网设备中的相位和频率重新锁定

    公开(公告)号:US08565270B2

    公开(公告)日:2013-10-22

    申请号:US13156228

    申请日:2011-06-08

    IPC分类号: H04J3/06

    摘要: A first PHY may be coupled to a second PHY via a network link. The first PHY may transition from a role of timing master for the network link to a role of timing slave for the network link. During a first time interval subsequent to the transition, the PHYs may communicate half-duplex over the link while the first PHY synchronizes to a transmit clock of the second PHY. During a second time interval, the PHYs may communicate full-duplex while the second Ethernet PHY synchronizes to a transmit clock of the first PHY. Also during the second time interval, the first PHY may determine that the first PHY and the second PHY are synchronized. Subsequent to the determination, the PHYs may begin full-duplex communication of data on the network link.

    摘要翻译: 第一PHY可以经由网络链路耦合到第二PHY。 第一PHY可以从网络链路的定时主机的角色转变为网络链路的定时从站的角色。 在转换之后的第一时间间隔期间,PHY可以在第一PHY同步到第二PHY的发送时钟的同时通过链路进行半双工。 在第二时间间隔期间,PHY可以全双工通信,而第二以太网PHY与第一PHY的发送时钟同步。 同样在第二时间间隔期间,第一PHY可以确定第一PHY和第二PHY是同步的。 在确定之后,PHY可以开始网络链路上的数据的全双工通信。

    METHOD AND SYSTEM FOR PHYSICAL-LAYER HANDSHAKING FOR TIMING ROLE TRANSITION
    4.
    发明申请
    METHOD AND SYSTEM FOR PHYSICAL-LAYER HANDSHAKING FOR TIMING ROLE TRANSITION 审中-公开
    用于时间转换的物理层手段的方法和系统

    公开(公告)号:US20110305165A1

    公开(公告)日:2011-12-15

    申请号:US13072619

    申请日:2011-03-25

    IPC分类号: H04L12/28

    摘要: Aspects of a method and system for physical-layer handshaking for timing role transition are provided. Prior to changing the timing role of a first Ethernet device, the first Ethernet device may communicate over an Ethernet link to a second Ethernet PHY utilizing a first set of one or more PCS code-groups. In response to a determination to change the timing role of the first Ethernet device, the first Ethernet device may communicate one or more IDLE symbols over the Ethernet link to the second Ethernet device. The IDLE symbol(s) may be generated utilizing a second set of one or more PCS code-groups. The first set of PCS code-group(s) may be mutually exclusive with the second set of PCS code-group(s). In response to detecting a received Ethernet physical layer symbol corresponding to the second set of PCS code-groups, the second Ethernet device may make a determination to change its timing role.

    摘要翻译: 提供了一种用于定时角色转换的物理层握手方法和系统。 在改变第一以太网设备的定时角色之前,第一以太网设备可以利用第一组一个或多个PCS码组通过以太网链路通信到第二以太网PHY。 响应于改变第一以太网设备的定时角色的决定,第一以太网设备可以通过以太网链路将一个或多个IDLE符号传送到第二以太网设备。 可以利用一个或多个PCS代码组的第二组来生成IDLE符号。 第一组PCS代码组可以与第二组PCS代码组相互排斥。 响应于检测到与第二组PCS代码组对应的接收到的以太网物理层符号,第二以太网设备可以做出改变其定时角色的确定。

    Method and apparatus for encoding and precoding digital data within modulation code constraints
    5.
    发明授权
    Method and apparatus for encoding and precoding digital data within modulation code constraints 失效
    用于在调制码约束内对数字数据进行编码和预编码的方法和装置

    公开(公告)号:US07734993B2

    公开(公告)日:2010-06-08

    申请号:US12103860

    申请日:2008-04-16

    IPC分类号: G06F11/00 H03M13/00

    CPC分类号: G11B20/1426 G11B20/10009

    摘要: Embodiments of the invention include a method and apparatus for encoding data and a system for transmitting and/or storing data, in which the data is encoded and precoded in a manner that does not violate previously established data constraints, such as modulation encoding constraints. The method includes the steps of modulation encoding the data using a modulation code defined by at least one modulation constraint, parity encoding the modulation encoded information, and preceding the encoded information. The preceding step either partially precodes information bits and precodes parity bits, precodes information bits but not parity bits, or precodes both information bits and parity bits in such a manner that does not violate modulation constraints. Also, the parity encoding step can be performed in such a manner that does not violate modulation code constraints.

    摘要翻译: 本发明的实施例包括用于对数据进行编码的方法和装置以及用于发送和/或存储数据的系统,其中以不违反先前建立的数据约束(诸如调制编码约束)的方式对数据进行编码和预编码。 该方法包括以下步骤:使用由至少一个调制约束定义的调制码,对调制编码信息进行奇偶校验,以及编码信息之前对数据进行调制编码。 上述步骤部分地预编码信息比特,并且以不违反调制约束的方式预编码奇偶校验位,预编码信息比特,而不是奇偶校验位,或者对信息比特和奇偶校验比特进行预编码。 此外,奇偶校验编码步骤可以以不违反调制码约束的方式执行。

    Structured interleaving/de-interleaving scheme for product code encoders/decoders
    6.
    发明申请
    Structured interleaving/de-interleaving scheme for product code encoders/decoders 失效
    用于产品代码编码器/解码器的结构化交织/解交织方案

    公开(公告)号:US20070011502A1

    公开(公告)日:2007-01-11

    申请号:US11167478

    申请日:2005-06-27

    申请人: Xiaotong Lin Fan Zhou

    发明人: Xiaotong Lin Fan Zhou

    IPC分类号: G11C29/00

    摘要: A structured interleaving/de-interleaving scheme enables efficient implementation of encoding/decoding based on two-dimensional product codes (2D PC). In one embodiment, an encoder has an integrated architecture that performs structured interleaving and PC coding in an integrated manner in which locations in the interleaved data stream are related to row and column indices for the 2D PC coding based on closed-form expressions. A corresponding decoder implements two-stage low-density parity-check (LDPC) decoding based on the same relationships between locations in the interleaved data stream and row and column indices for the LDPC decoding.

    摘要翻译: 结构化交织/解交织方案使得能够有效地实现基于二维产品代码(2D PC)的编码/解码。 在一个实施例中,编码器具有集成架构,其以集成的方式执行结构化交织和PC编码,其中交织数据流中的位置与基于闭合形式表达式的2D PC编码的行和列索引相关。 相应的解码器基于交织数据流中的位置与LDPC解码的行和列索引之间的相同关系实现两阶段低密度奇偶校验(LDPC)解码。

    Clock selection for synchronous Ethernet
    7.
    发明授权
    Clock selection for synchronous Ethernet 有权
    同步以太网时钟选择

    公开(公告)号:US09215092B2

    公开(公告)日:2015-12-15

    申请号:US13158277

    申请日:2011-06-10

    IPC分类号: H04L12/46 H04J3/06

    摘要: An Ethernet PHY may receive an indication from a local timing source that a local clock is suitable for propagation to a link partner. In response, a timer in the Ethernet PHY may be started. In instances that the Ethernet PHY receives, during a time period subsequent to starting the timer and before the timer reaches a predetermined value, an indication that the link partner is propagating a clock that is suitable for the Ethernet PHY to synchronize to, the Ethernet PHY may be configured as timing slave. In instances that the Ethernet PHY does not receive, during the time period subsequent to starting the timer and before the timer reaches a predetermined value, an indication that the link partner is propagating a clock that is suitable for the Ethernet PHY to synchronize to, Ethernet PHY may be configured as timing master upon the timer reaching the predetermined value.

    摘要翻译: 以太网PHY可以从本地定时源接收到本地时钟适合于传播到链路伙伴的指示。 作为响应,可以启动以太网PHY中的定时器。 在以太网PHY在启动定时器之后的时间段内并且在定时器达到预定值之前的时间段中接收到链路伙伴正在传播适合于以太网PHY以同步的时钟的指示,以太网PHY 可以配置为定时从机。 在以太网PHY不接收的情况下,在启动定时器之后的时间段内,并且在定时器达到预定值之前的时间段中,指示链路伙伴正在传播适合以太网PHY同步的时钟,以太网 在定时器达到预定值时,PHY可被配置为定时主机。

    CLOCK SELECTION FOR SYNCHRONOUS ETHERNET
    8.
    发明申请
    CLOCK SELECTION FOR SYNCHRONOUS ETHERNET 有权
    同步以太网时钟选择

    公开(公告)号:US20110305248A1

    公开(公告)日:2011-12-15

    申请号:US13158277

    申请日:2011-06-10

    IPC分类号: H04J3/06

    摘要: An Ethernet PHY may receive an indication from a local timing source that a local clock is suitable for propagation to a link partner. In response, a timer in the Ethernet PHY may be started. In instances that the Ethernet PHY receives, during a time period subsequent to starting the timer and before the timer reaches a predetermined value, an indication that the link partner is propagating a clock that is suitable for the Ethernet PHY to synchronize to, the Ethernet PHY may be configured as timing slave. In instances that the Ethernet PHY does not receive, during the time period subsequent to starting the timer and before the timer reaches a predetermined value, an indication that the link partner is propagating a clock that is suitable for the Ethernet PHY to synchronize to, Ethernet PHY may be configured as timing master upon the timer reaching the predetermined value.

    摘要翻译: 以太网PHY可以从本地定时源接收到本地时钟适合于传播到链路伙伴的指示。 作为响应,可以启动以太网PHY中的定时器。 在以太网PHY在启动定时器之后的时间段内并且在定时器达到预定值之前的时间段中接收到链路伙伴正在传播适合于以太网PHY以同步的时钟的指示,以太网PHY 可以配置为定时从机。 在以太网PHY不接收的情况下,在启动定时器之后的时间段内,并且在定时器达到预定值之前的时间段中,指示链路伙伴正在传播适合于以太网PHY同步的时钟,以太网 在定时器达到预定值时,PHY可被配置为定时主机。

    METHOD AND APPARATUS FOR ENCODING AND PRECODING DIGITAL DATA WITHIN MODULATION CODE CONSTRAINTS
    9.
    发明申请
    METHOD AND APPARATUS FOR ENCODING AND PRECODING DIGITAL DATA WITHIN MODULATION CODE CONSTRAINTS 失效
    用于在调制码范围内编码和预编码数据的方法和装置

    公开(公告)号:US20080195921A1

    公开(公告)日:2008-08-14

    申请号:US12103860

    申请日:2008-04-16

    IPC分类号: H03M13/00 G06F11/00

    CPC分类号: G11B20/1426 G11B20/10009

    摘要: Embodiments of the invention include a method and apparatus for encoding data and a system for transmitting and/or storing data, in which the data is encoded and precoded in a manner that does not violate previously established data constraints, such as modulation encoding constraints. The method includes the steps of modulation encoding the data using a modulation code defined by at least one modulation constraint, parity encoding the modulation encoded information, and preceding the encoded information. The preceding step either partially precodes information bits and precodes parity bits, precodes information bits but not parity bits, or precodes both information bits and parity bits in such a manner that does not violate modulation constraints. Also, the parity encoding step can be performed in such a manner that does not violate modulation code constraints.

    摘要翻译: 本发明的实施例包括用于对数据进行编码的方法和装置以及用于发送和/或存储数据的系统,其中以不违反先前建立的数据约束(诸如调制编码约束)的方式对数据进行编码和预编码。 该方法包括以下步骤:使用由至少一个调制约束定义的调制码,对调制编码信息进行奇偶校验,以及编码信息之前对数据进行调制编码。 上述步骤部分地预编码信息比特,并且以不违反调制约束的方式预编码奇偶校验位,预编码信息比特,而不是奇偶校验位,或者对信息比特和奇偶校验比特进行预编码。 此外,奇偶校验编码步骤可以以不违反调制码约束的方式执行。

    Method and apparatus for encoding and precoding digital data within modulation code constraints
    10.
    发明授权
    Method and apparatus for encoding and precoding digital data within modulation code constraints 失效
    用于在调制码约束内对数字数据进行编码和预编码的方法和装置

    公开(公告)号:US07386780B2

    公开(公告)日:2008-06-10

    申请号:US11050208

    申请日:2005-02-03

    IPC分类号: G06F11/00 H03M13/00

    CPC分类号: G11B20/1426 G11B20/10009

    摘要: Embodiments of the invention include a method and apparatus for encoding data and a system for transmitting and/or storing data, in which the data is encoded and precoded in a manner that does not violate previously established data constraints, such as modulation encoding constraints. The method includes the steps of modulation encoding the data using a modulation code defined by at least one modulation constraint, parity encoding the modulation encoded information, and precoding the encoded information. The precoding step either partially precodes information bits and precodes parity bits, precodes information bits but not parity bits, or precodes both information bits and parity bits in such a manner that does not violate modulation constraints. Also, the parity encoding step can be performed in such a manner that does not violate modulation code constraints.

    摘要翻译: 本发明的实施例包括用于对数据进行编码的方法和装置以及用于发送和/或存储数据的系统,其中以不违反先前建立的数据约束(诸如调制编码约束)的方式对数据进行编码和预编码。 该方法包括以下步骤:使用由至少一个调制约束定义的调制码,调制编码信息的奇偶校验以及编码信息的预编码来对数据进行调制编码。 预编码步骤部分地对信息比特进行预编码,并且以不违反调制约束的方式预编码奇偶校验位,预编码信息比特,而不是奇偶校验比特,或预编码信息比特和奇偶校验比特。 此外,奇偶校验编码步骤可以以不违反调制码约束的方式执行。