Non-volatile semiconductor storage device and method of manufacturing the same
    1.
    发明授权
    Non-volatile semiconductor storage device and method of manufacturing the same 有权
    非易失性半导体存储装置及其制造方法

    公开(公告)号:US08728919B2

    公开(公告)日:2014-05-20

    申请号:US13723601

    申请日:2012-12-21

    IPC分类号: H01L21/20

    摘要: A non-volatile semiconductor storage device includes a plurality of memory strings each having a plurality of electrically rewritable memory cells connected in series. Each of the memory strings comprising: a first semiconductor layer including a columnar portion extending in a vertical direction with respect to a substrate; a plurality of first conductive layers formed to surround side surfaces of the columnar portions via insulation layers, and formed at a certain pitch in the vertical direction, the first conductive layers functioning as floating gates of the memory cells; and a plurality of second conductive layers formed to surround the first conductive layers via insulation layers, and functioning as control electrodes of the memory cells. Each of the first conductive layers has a length in the vertical direction that is shorter than a length in the vertical direction of each of the second conductive layers.

    摘要翻译: 非挥发性半导体存储装置包括多个存储串,每个存储串具有串联连接的多个电可重写存储单元。 每个存储器串包括:第一半导体层,包括相对于衬底在垂直方向上延伸的柱状部分; 多个第一导电层,经由绝缘层形成为围绕柱状部分的侧表面,并以垂直方向上的一定间距形成,第一导电层用作存储器单元的浮动栅极; 以及形成为经由绝缘层包围第一导电层并且用作存储单元的控制电极的多个第二导电层。 每个第一导电层在垂直方向上具有比每个第二导电层的垂直方向上的长度短的长度。

    Nonvolatile semiconductor memory device and method of manufacturing the same
    3.
    发明授权
    Nonvolatile semiconductor memory device and method of manufacturing the same 有权
    非易失性半导体存储器件及其制造方法

    公开(公告)号:US08247863B2

    公开(公告)日:2012-08-21

    申请号:US12708161

    申请日:2010-02-18

    IPC分类号: H01L29/792

    摘要: A memory string comprises: a pair of columnar portions; a first insulating layer surrounding a side surface of the columnar portions; a charge storage layer surrounding a side surface of the first insulating layer; a second insulating layer surrounding a side surface of the charge storage layer; and a first conductive layer surrounding a side surface of the second insulating layer. A select transistor comprises: a second semiconductor layer extending from an upper surface of the columnar portions; a third insulating layer surrounding a side surface of the second semiconductor layer; a fourth insulating layer surrounding a side surface of the third insulating layer; and a second conductive layer surrounding a side surface of the fourth insulating layer. The first semiconductor layer is formed continuously in an integrated manner with the second semiconductor layer. The first insulating layer is formed continuously in an integrated manner with the third insulating layer.

    摘要翻译: 存储器串包括:一对柱状部分; 围绕所述柱状部分的侧表面的第一绝缘层; 围绕所述第一绝缘层的侧表面的电荷存储层; 围绕电荷存储层的侧表面的第二绝缘层; 以及围绕所述第二绝缘层的侧表面的第一导电层。 选择晶体管包括:从柱状部分的上表面延伸的第二半导体层; 围绕所述第二半导体层的侧表面的第三绝缘层; 围绕所述第三绝缘层的侧表面的第四绝缘层; 以及围绕所述第四绝缘层的侧表面的第二导电层。 第一半导体层以与第二半导体层一体化的方式连续地形成。 第一绝缘层与第三绝缘层一体地形成。

    Nonvolatile semiconductor memory device and method of manufacturing the same
    6.
    发明授权
    Nonvolatile semiconductor memory device and method of manufacturing the same 有权
    非易失性半导体存储器件及其制造方法

    公开(公告)号:US08148769B2

    公开(公告)日:2012-04-03

    申请号:US12534576

    申请日:2009-08-03

    IPC分类号: H01L29/788

    摘要: A nonvolatile semiconductor memory device includes a plurality of memory strings, each of which has a plurality of electrically rewritable memory cells connected in series; and select transistors, one of which is connected to each of ends of each of the memory strings. Each of the memory strings is provided with a first semiconductor layer having a pair of columnar portions extending in a perpendicular direction with respect to a substrate, and a joining portion formed so as to join lower ends of the pair of columnar portions; a charge storage layer formed so as to surround a side surface of the columnar portions; and a first conductive layer formed so as to surround the side surface of the columnar portions and the charge storage layer, and configured to function as a control electrode of the memory cells. Each of the select transistors is provided with a second semiconductor layer extending upwardly from an upper surface of the columnar portions; and a second conductive layer formed so as to surround a side surface of the second semiconductor layer with a gap interposed, and configured to function as a control electrode of the select transistors.

    摘要翻译: 非易失性半导体存储器件包括多个存储串,每个存储串具有串联连接的多个电可重写存储单元; 并选择晶体管,其中一个连接到每个存储器串的每一端。 每个存储器串都具有第一半导体层,该第一半导体层具有相对于衬底在垂直方向上延伸的一对柱状部分,以及形成为连接该一对柱状部分的下端的接合部分; 形成为围绕所述柱状部的侧面的电荷存储层; 以及形成为围绕柱状部分的侧面和电荷存储层的第一导电层,并且被配置为用作存储单元的控制电极。 每个选择晶体管设置有从柱状部分的上表面向上延伸的第二半导体层; 以及第二导电层,其被形成为以间隔开的方式围绕所述第二半导体层的侧表面,并且被配置为用作所述选择晶体管的控制电极。

    SEMICONDUCTOR MEMORY DEVICE AND METHOD FOR MANUFACTURING SAME
    7.
    发明申请
    SEMICONDUCTOR MEMORY DEVICE AND METHOD FOR MANUFACTURING SAME 有权
    半导体存储器件及其制造方法

    公开(公告)号:US20110215394A1

    公开(公告)日:2011-09-08

    申请号:US12813895

    申请日:2010-06-11

    IPC分类号: H01L29/792 H01L21/336

    摘要: According to one embodiment, a semiconductor memory device includes a base, a stacked body, a memory film, a channel body, a contact plug, a global bit line, and a plurality of local bit lines. The base has a substrate and a peripheral circuit formed on the substrate. The stacked body has a plurality of conductive layers and insulating layers stacked alternately above the base. The memory film includes a charge storage film provided on an inner wall of a memory hole formed in a stacking direction of the stacked body. The channel body is provided inside the memory film in the memory hole. The contact plug is provided by piercing the stacked body. The global bit line is provided between the peripheral circuit and the stacked body and connected to a lower end portion of the contact plug. The plurality of local bit lines are provided above the stacked body and divided in an extending direction of the plurality of local bit lines. The plurality of local bit lines are connected to the channel body and commonly connected to the global bit line through the contact plug.

    摘要翻译: 根据一个实施例,半导体存储器件包括基底,层叠体,存储膜,通道体,接触塞,全局位线和多个局部位线。 该基底具有形成于该基板上的基板和外围电路。 层叠体具有交替地堆叠在基底上的多个导电层和绝缘层。 记忆膜包括设置在层叠体的层叠方向形成的存储孔的内壁上的电荷存储膜。 通道体设置在存储器孔内的记忆膜的内部。 接触插塞是通过刺穿层叠体来提供的。 全局位线设置在外围电路和层叠体之间并连接到接触插塞的下端部分。 多个局部位线设置在堆叠体的上方并沿多个局部位线的延伸方向分割。 多个局部位线连接到通道体并且通过接触插塞共同连接到全局位线。