-
公开(公告)号:US11012079B1
公开(公告)日:2021-05-18
申请号:US16721494
申请日:2019-12-19
Inventor: Joseph D. Cali , Curtis M. Grens , Richard L. Harwood , Gary M. Madison
Abstract: A phase locked loop (PLL) control system includes a voltage-controlled oscillator (VCO) circuit including an inductor and a plurality of capacitors arranged in parallel with the inductor. Digitally enabling or disabling the capacitors in a thermometer coded manner via switches creates tuning states that provide additional frequency range, and each has a limited range of VCO frequency tuning. Slowly ramping the switched capacitance, by implementing the capacitor as a varactor, from one thermal code to the next, provides a wider continuous VCO frequency tuning range for use in the PLL. The slow transition between tuning states allows the PLL to remain in lock, useful under changing operating conditions. Specifically, under changing operating conditions, digital logic detects the PLL tuning control voltage approaching the edge of a VCO band and will add/reduce VCO capacitance effectively transitioning into the adjacent VCO band while the PLL maintains lock via its normal feedback loop.
-
公开(公告)号:US10079607B1
公开(公告)日:2018-09-18
申请号:US15689736
申请日:2017-08-29
Inventor: Curtis M. Grens , Justin A. Cartwright , Gregory M. Flewelling , Richard L. Harwood , James M. Meredith
CPC classification number: H03L7/093 , H03L7/099 , H03L7/103 , H03L7/18 , H03L2207/06 , H03L2207/50
Abstract: Techniques are provided for phase-locked loop (PLL) configuration, based on a calibrated lookup table (LUT). A methodology implementing the techniques according to an embodiment includes selecting one of a number of voltage controlled oscillators (VCOs) of the PLL, and selecting a tuning parameter to control the VCO. The method further includes testing the PLL, using multiple loop divider values, to determine a minimum and maximum value that define the lower and upper bounds of a range of loop divider values for which the PLL achieves a locked state while using the selected VCO and tuning parameter. The method further includes storing PLL configuration parameters to an entry in the configuration LUT, the PLL configuration parameters to include an identification of the selected VCO, the selected tuning parameter, the minimum loop divider value, and the maximum loop divider value. The method iterates using additional combinations of selected VCOs and tuning parameters.
-