摘要:
Provided are a level shifter circuit and a corresponding method for controlling voltage levels of a clock signal and an inverted clock signal for driving gate lines of a ASG thin film transistor liquid crystal display panel, where the level shifter circuit includes first and second level shifters, the first level shifter controls the voltage level of the clock signal to swing between a negative external voltage level and a positive external voltage level in response to a clock activating signal, and increases the voltage level of the clock signal from the negative external voltage level to a power supply voltage level or decreases it from the positive external voltage level to a ground voltage level while a pre-charge clock activating signal is activated, the second level shifter controls the voltage level of the inverted clock signal to swing between the negative external voltage level and the positive external voltage level in response to an inverted clock activating signal, and increases the voltage level of the inverted clock signal from the negative external voltage level to the power supply voltage level or decreases it from the positive external voltage level to the ground voltage level while an inverted pre-charge clock activating signal is activated, and the level shifter circuit increases or decreases the voltage levels of the clock signal and inverted clock signal using a battery voltage or a ground voltage, thereby reducing current consumption caused by the increase or decrease in the voltage level.
摘要:
Provided are a level shifter circuit and a corresponding method for controlling voltage levels of a clock signal and an inverted clock signal for driving gate lines of a ASG thin film transistor liquid crystal display panel, where the level shifter circuit includes first and second level shifters, the first level shifter controls the voltage level of the clock signal to swing between a negative external voltage level and a positive external voltage level in response to a clock activating signal, and increases the voltage level of the clock signal from the negative external voltage level to a power supply voltage level or decreases it from the positive external voltage level to a ground voltage level while a pre-charge clock activating signal is activated, the second level shifter controls the voltage level of the inverted clock signal to swing between the negative external voltage level and the positive external voltage level in response to an inverted clock activating signal, and increases the voltage level of the inverted clock signal from the negative external voltage level to the power supply voltage level or decreases it from the positive external voltage level to the ground voltage level while an inverted pre-charge clock activating signal is activated, and the level shifter circuit increases or decreases the voltage levels of the clock signal and inverted clock signal using a battery voltage or a ground voltage, thereby reducing current consumption caused by the increase or decrease in the voltage level.
摘要:
A display device includes a display panel having a plurality of scan lines and a plurality of data lines, and a plurality of display panel driving apparatuses. Each of the display panel driving apparatuses includes a data line driving circuit, and a plurality of pads via which corresponding gray-scale voltages are respectively output. The data line driving circuit drives corresponding data lines of the plurality of the data lines. Each of the plurality of the pads outputs a corresponding gray-scale voltage of a plurality of gray-scale voltages, wherein the pads of the display panel driving apparatuses are connected in a cascade. The pads of the display panel driving apparatuses may be connected via a flexible printed circuit.
摘要:
A power converting circuit of a display driver includes a positive voltage generator and a negative voltage generator. The positive voltage generator includes a first capacitive DC-DC converter and a first inductive DC-DC converter, and generates a positive source voltage by selectively using one of the first capacitive DC-DC converter, the first inductive DC-DC converter, or a first external power supply voltage. The negative voltage generator includes a second capacitive DC-DC converter and a second inductive DC-DC converter, and generates a negative source voltage by selectively using one of the second capacitive DC-DC converter, the second inductive DC-DC converter, or a second external power supply voltage.
摘要:
A differential delay circuit type ring oscillator allows for an increase in operation enabling frequency and dynamic range. At each stage of the ring, delay circuit output signals arc linearly varied above and below the circuit switching level. The ring oscillator includes a plurality of differential delay circuits coupled in series in a ring configuration, a differential amplifier, and a comparator. Each of the differential delay circuits receives first and second differential input signals, and delays the received signals by a predetermined time in response to a predetermined control signal to generate first and second differential output signals. The differential amplifier receives the first and the second differential output signals of one of the differential delay circuits and amplifies the received signals to generate first and second differential amplified signals. The comparator receives first and the second differential amplified signals, and compares them to generate an oscillating signal in accordance with the comparison results.