-
公开(公告)号:US08248868B2
公开(公告)日:2012-08-21
申请号:US13078563
申请日:2011-04-01
申请人: Dean K. Nobunaga , June Lee , Chih Liang Chen
发明人: Dean K. Nobunaga , June Lee , Chih Liang Chen
IPC分类号: G11C7/00
CPC分类号: G11C7/1072 , G06F13/1694 , G11C7/10 , G11C7/1045 , G11C7/22 , G11C14/0009 , G11C16/10 , Y02D10/14
摘要: The present disclosure includes methods, and circuits, for operating a memory device. One method embodiment for operating a memory device includes controlling data transfer through a memory interface in an asynchronous mode by writing data to the memory device at least partially in response to a write enable signal on a first interface contact, and reading data from the memory device at least partially in response to a read enable signal on a second interface contact. The method further includes controlling data transfer in a synchronous mode by transferring data at least partially in response to a clock signal on the first interface contact, and providing a bidirectional data strobe signal on an interface contact not utilized in the asynchronous mode.
摘要翻译: 本公开包括用于操作存储器件的方法和电路。 用于操作存储器件的一个方法实施例包括通过至少部分地响应于第一接口触点上的写入使能信号向存储器件写入数据来控制通过异步模式的存储器接口的数据传输,以及从存储器件读取数据 至少部分地响应于第二接口触点上的读使能信号。 该方法还包括通过至少部分地响应于第一接口触点上的时钟信号传送数据,并且在不在异步模式下使用的接口触点上提供双向数据选通信号,来以同步模式控制数据传输。
-
公开(公告)号:US07920431B2
公开(公告)日:2011-04-05
申请号:US12131152
申请日:2008-06-02
申请人: Dean K. Nobunaga , June Lee , Chih Liang Chen
发明人: Dean K. Nobunaga , June Lee , Chih Liang Chen
IPC分类号: G11C7/22
CPC分类号: G11C7/1072 , G06F13/1694 , G11C7/10 , G11C7/1045 , G11C7/22 , G11C14/0009 , G11C16/10 , Y02D10/14
摘要: The present disclosure includes methods, and circuits, for operating a memory device. One method embodiment for operating a memory device includes controlling data transfer through a memory interface in an asynchronous mode by writing data to the memory device at least partially in response to a write enable signal on a first interface contact, and reading data from the memory device at least partially in response to a read enable signal on a second interface contact. The method further includes controlling data transfer in a synchronous mode by transferring data at least partially in response to a clock signal on the first interface contact, and providing a bidirectional data strobe signal on an interface contact not utilized in the asynchronous mode.
摘要翻译: 本公开包括用于操作存储器件的方法和电路。 用于操作存储器件的一个方法实施例包括通过至少部分地响应于第一接口触点上的写入使能信号向存储器件写入数据来控制通过异步模式的存储器接口的数据传输,以及从存储器件读取数据 至少部分地响应于第二接口触点上的读使能信号。 该方法还包括通过至少部分地响应于第一接口触点上的时钟信号传送数据,并且在不在异步模式下使用的接口触点上提供双向数据选通信号,来以同步模式控制数据传输。
-
公开(公告)号:US20090300237A1
公开(公告)日:2009-12-03
申请号:US12131152
申请日:2008-06-02
申请人: Dean K. Nobunaga , June Lee , Chih Liang Chen
发明人: Dean K. Nobunaga , June Lee , Chih Liang Chen
IPC分类号: G06F1/12
CPC分类号: G11C7/1072 , G06F13/1694 , G11C7/10 , G11C7/1045 , G11C7/22 , G11C14/0009 , G11C16/10 , Y02D10/14
摘要: The present disclosure includes methods, and circuits, for operating a memory device. One method embodiment for operating a memory device includes controlling data transfer through a memory interface in an asynchronous mode by writing data to the memory device at least partially in response to a write enable signal on a first interface contact, and reading data from the memory device at least partially in response to a read enable signal on a second interface contact. The method further includes controlling data transfer in a synchronous mode by transferring data at least partially in response to a clock signal on the first interface contact, and providing a bidirectional data strobe signal on an interface contact not utilized in the asynchronous mode.
摘要翻译: 本公开包括用于操作存储器件的方法和电路。 用于操作存储器件的一个方法实施例包括通过至少部分地响应于第一接口触点上的写入使能信号向存储器件写入数据来控制通过异步模式的存储器接口的数据传输,以及从存储器件读取数据 至少部分地响应于第二接口触点上的读使能信号。 该方法还包括通过至少部分地响应于第一接口触点上的时钟信号传送数据,并且在不在异步模式下使用的接口触点上提供双向数据选通信号,来以同步模式控制数据传输。
-
公开(公告)号:US20110182128A1
公开(公告)日:2011-07-28
申请号:US13078563
申请日:2011-04-01
申请人: Dean K. Nobunaga , June Lee , Chih Liang Chen
发明人: Dean K. Nobunaga , June Lee , Chih Liang Chen
CPC分类号: G11C7/1072 , G06F13/1694 , G11C7/10 , G11C7/1045 , G11C7/22 , G11C14/0009 , G11C16/10 , Y02D10/14
摘要: The present disclosure includes methods, and circuits, for operating a memory device. One method embodiment for operating a memory device includes controlling data transfer through a memory interface in an asynchronous mode by writing data to the memory device at least partially in response to a write enable signal on a first interface contact, and reading data from the memory device at least partially in response to a read enable signal on a second interface contact. The method further includes controlling data transfer in a synchronous mode by transferring data at least partially in response to a clock signal on the first interface contact, and providing a bidirectional data strobe signal on an interface contact not utilized in the asynchronous mode.
摘要翻译: 本公开包括用于操作存储器件的方法和电路。 用于操作存储器件的一个方法实施例包括通过至少部分地响应于第一接口触点上的写入使能信号向存储器件写入数据来控制通过异步模式的存储器接口的数据传输,以及从存储器件读取数据 至少部分地响应于第二接口触点上的读使能信号。 该方法还包括通过至少部分地响应于第一接口触点上的时钟信号传送数据,并且在不在异步模式下使用的接口触点上提供双向数据选通信号,来以同步模式控制数据传输。
-
公开(公告)号:US08593889B2
公开(公告)日:2013-11-26
申请号:US13590849
申请日:2012-08-21
申请人: Dean K. Nobunaga , June Lee , Chih Liang Chen
发明人: Dean K. Nobunaga , June Lee , Chih Liang Chen
IPC分类号: G11C7/00
CPC分类号: G11C7/1072 , G06F13/1694 , G11C7/10 , G11C7/1045 , G11C7/22 , G11C14/0009 , G11C16/10 , Y02D10/14
摘要: The present disclosure includes methods, and circuits, for operating a memory device. One method embodiment for operating a memory device includes controlling data transfer through a memory interface in an asynchronous mode by writing data to the memory device at least partially in response to a write enable signal on a first interface contact, and reading data from the memory device at least partially in response to a read enable signal on a second interface contact. The method further includes controlling data transfer in a synchronous mode by transferring data at least partially in response to a clock signal on the first interface contact, and providing a bidirectional data strobe signal on an interface contact not utilized in the asynchronous mode.
-
公开(公告)号:US20120314517A1
公开(公告)日:2012-12-13
申请号:US13590849
申请日:2012-08-21
申请人: Dean K. Nobunaga , June Lee , Chih Liang Chen
发明人: Dean K. Nobunaga , June Lee , Chih Liang Chen
CPC分类号: G11C7/1072 , G06F13/1694 , G11C7/10 , G11C7/1045 , G11C7/22 , G11C14/0009 , G11C16/10 , Y02D10/14
摘要: The present disclosure includes methods, and circuits, for operating a memory device. One method embodiment for operating a memory device includes controlling data transfer through a memory interface in an asynchronous mode by writing data to the memory device at least partially in response to a write enable signal on a first interface contact, and reading data from the memory device at least partially in response to a read enable signal on a second interface contact. The method further includes controlling data transfer in a synchronous mode by transferring data at least partially in response to a clock signal on the first interface contact, and providing a bidirectional data strobe signal on an interface contact not utilized in the asynchronous mode.
摘要翻译: 本公开包括用于操作存储器件的方法和电路。 用于操作存储器件的一个方法实施例包括通过至少部分地响应于第一接口触点上的写入使能信号向存储器件写入数据来控制通过异步模式的存储器接口的数据传输,以及从存储器件读取数据 至少部分地响应于第二接口触点上的读使能信号。 该方法还包括通过至少部分地响应于第一接口触点上的时钟信号传送数据,并且在不在异步模式下使用的接口触点上提供双向数据选通信号,来以同步模式控制数据传输。
-
-
-
-
-