-
公开(公告)号:US20210149680A1
公开(公告)日:2021-05-20
申请号:US17095585
申请日:2020-11-11
Applicant: Intel Corporation
Inventor: Christopher J. HUGHES , Prasoonkumar SURTI , Guei-Yuan LUEH , Adam T. LAKE , Jill BOYCE , Subramaniam MAIYURAN , Lidong XU , James M. HOLLAND , Vasanth RANGANATHAN , Nikos KABURLASOS , Altug KOKER , Abhishek R. APPU
IPC: G06F9/38 , G06F12/084 , G06F9/54 , G06F9/50 , G06T1/60
Abstract: Embodiments described herein provide an apparatus comprising a plurality of processing resources including a first processing resource and a second processing resource, a memory communicatively coupled to the first processing resource and the second processing resource, and a processor to receive data dependencies for one or more tasks comprising one or more producer tasks executing on the first processing resource and one or more consumer tasks executing on the second processing resource and move a data output from one or more producer tasks executing on the first processing resource to a cache memory communicatively coupled to the second processing resource. Other embodiments may be described and claimed.
-
公开(公告)号:US20230418617A1
公开(公告)日:2023-12-28
申请号:US18339454
申请日:2023-06-22
Applicant: INTEL CORPORATION
Inventor: Christopher J. HUGHES , Prasoonkumar SURTI , Guei-Yuan LUEH , Adam T. LAKE , Jill BOYCE , Subramaniam MAIYURAN , Lidong XU , James M. HOLLAND , Vasanth RANGANATHAN , Nikos KABURLASOS , Altug KOKER , Abhishek R. Appu
IPC: G06F9/38 , G06F12/084 , G06T1/60 , G06F9/50 , G06F9/54
CPC classification number: G06F9/3891 , G06F12/084 , G06T1/60 , G06F9/5066 , G06F9/544
Abstract: Embodiments described herein provide an apparatus comprising a plurality of processing resources including a first processing resource and a second processing resource, a memory communicatively coupled to the first processing resource and the second processing resource, and a processor to receive data dependencies for one or more tasks comprising one or more producer tasks executing on the first processing resource and one or more consumer tasks executing on the second processing resource and move a data output from one or more producer tasks executing on the first processing resource to a cache memory communicatively coupled to the second processing resource. Other embodiments may be described and claimed.
-
公开(公告)号:US20230360272A1
公开(公告)日:2023-11-09
申请号:US17926532
申请日:2021-06-18
Applicant: Intel Corporation
Inventor: Scott JANUS , Jill BOYCE , Atul DIVEKAR , Jason TANNER , Sumit BHATIA , Penne Y. LEE
IPC: G06T9/00
CPC classification number: G06T9/00
Abstract: Example methods, apparatus, systems and articles of manufacture (e.g., physical storage media) to implement multi-plane image (MPI) compression are disclosed. Example apparatus disclosed herein include an interface to access an input multiplane image stack corresponding to a source camera viewpoint, the input multiplane image stack including a plurality of texture images and a corresponding plurality of alpha images, ones of the alpha images including pixel values representative of transparency of corresponding pixels in respective ones of the texture images. Disclosed example apparatus also include a compressed image encoder to at least one of (i) convert the plurality of texture images to a single composite texture image to generate a compressed multiplane image stack, or (ii) convert the plurality of alpha images to a single composite alpha image to generate the compressed multiplane image stack. In some disclosed examples, the interface is to output the compressed multiplane image stack.
-
-