-
公开(公告)号:US10089263B2
公开(公告)日:2018-10-02
申请号:US15118501
申请日:2014-03-24
Applicant: INTEL CORPORATION , Thiam Wah Loh , Gautham N. Chinya , Per Hammarlund , Reza Fortas , Hong Wang , Huajin Sun
Inventor: Thiam Wah Loh , Gautham N. Chinya , Per Hammarlund , Reza Fortas , Hong Wang , Huajin Sun
IPC: G06F13/24
Abstract: A processor is disclosed and includes at least one core including a first core, and interrupt delay logic. The interrupt delay logic is to receive a first interrupt at a first time and delay the first interrupt from being processed by a first time delay that begins at the first time, unless the first interrupt is pending at a second time when a second interrupt is processed by the first core. If the first interrupt is pending at the second time, the interrupt delay logic is to indicate to the first core to begin to process the first interrupt prior to completion of the first time delay. Other embodiments are disclosed and claimed.
-
公开(公告)号:US09785576B2
公开(公告)日:2017-10-10
申请号:US14227178
申请日:2014-03-27
Applicant: Intel Corporation
Inventor: Thiam Wah Loh , Per Hammarlund , Andreas Wasserbauer , Swee Chong Peter Kuan , Eckhard Delfs , Deepak A. Mathaikutty , Stephen J. Robinson , Gautham N. Chinya , Perry H. Wang , Chee Weng Tan , Hong Wang , Reza Fortas
CPC classification number: G06F12/1408 , G06F12/1491 , G06F21/10 , G06F21/575 , G06F2212/1052 , G06F2221/032 , Y02D10/13
Abstract: Systems and methods for employing hardware-assisted virtualization for implementing a secure video output path. An example processing system comprises: a memory; a shared interconnect; and a processing core communicatively coupled to the memory via the shared interconnect, the processing core to: initialize a first virtual machine and a second virtual machine; responsive to receiving a memory access transaction initiated by the first virtual machine to access a memory buffer, tag the memory access transaction with an identifier of the first virtual machine; and responsive to receiving a digital content decoder access transaction initiated by the second virtual machine, tag the digital decoder access transaction with an identifier of the second virtual machine.
-