WATER TREATMENT REACTOR SCREENING SYSTEM AND METHOD
    1.
    发明申请
    WATER TREATMENT REACTOR SCREENING SYSTEM AND METHOD 审中-公开
    水处理反应器筛选系统及方法

    公开(公告)号:US20120055869A1

    公开(公告)日:2012-03-08

    申请号:US13202307

    申请日:2010-02-17

    IPC分类号: C02F3/04 B01D35/28

    摘要: A screen configuration is provided for the extraction of wastewater from a wastewater reactor, while precluding the entry of biological support media. The screen may be formed as a tubular structure, and may be drum-like or have wings in a T-shaped configuration. A flow modifier within the screen may include one or more tubes extending into the screen and forming annular sections around the tubes. Flow through the screen, then, is directed around the inner flow modifier tubes and through the tubes. The resulting pressures and flow velocities are such that slot velocities through openings in the screen are generally constant along the length of the screen, and the flow is more efficiently distributed. The screen may be reduced in length as compared to conventional wastewater treatment screens.

    摘要翻译: 提供了用于从废水反应器中提取废水的屏幕配置,同时排除了生物支持介质的进入。 屏幕可以形成为管状结构,并且可以是鼓状的或具有T形构造的翼。 屏幕内的流动调节器可以包括一个或多个延伸到屏幕中并且围绕管形成环形部分的管。 然后流过屏幕的流动是围绕内部流动改性剂管并通过管子。 所产生的压力和流速使得通过筛网中的开口的槽速通常沿着筛网的长度恒定,并且流动更有效地分布。 与常规废水处理屏相比,屏幕的长度可能会缩短。

    WATER TREATMENT REACTOR AERATION SUPPORT
    2.
    发明申请
    WATER TREATMENT REACTOR AERATION SUPPORT 审中-公开
    水处理反应器航空器支持

    公开(公告)号:US20120037574A1

    公开(公告)日:2012-02-16

    申请号:US13202306

    申请日:2010-02-17

    CPC分类号: C02F3/201 C02F3/20 Y02W10/15

    摘要: A wastewater treatment includes an elevated aeration system. The aeration system is used to provide air and nutrients to biological growth in a wastewater treatment vessel, and to promote circulation of the support media used for the biological growth. The aeration system is elevated from the bottom of the reactor vessel by supports that extend from sidewalls of the vessel, or from suspension systems that hang the aeration system at a desired height. Silt, debris and sludge may be removed from the free space between the elevated aeration system and the vessel floor. Mechanical collection or removal devices may be positioned between the elevated aeration system and the reactor floor.

    摘要翻译: 废水处理包括升高曝气系统。 曝气系统用于为废水处理容器中的生物生长提供空气和营养物,并促进用于生物生长的支持介质的循环。 曝气系统从反应器容器的底部通过从容器的侧壁延伸的支撑件或从将曝气系统悬挂在期望的高度的悬架系统升高。 可能从升高的曝气系统和容器地板之间的自由空间中移除泥土,碎屑和污泥。 机械采集或去除装置可以位于升高的曝气系统和反应器底板之间。

    Collapsible Storage Container
    4.
    发明申请

    公开(公告)号:US20230008715A1

    公开(公告)日:2023-01-12

    申请号:US17369038

    申请日:2021-07-07

    申请人: Stephen A. Smith

    发明人: Stephen A. Smith

    摘要: Various aspects of the disclosure generally relate to a collapsible storage container with multiple sleeves. In some implementations a two-sleeve variant is described. In some implementations a three-sleeve variant is described. Both variants may be used to contain appropriately sized and shaped objects, for example bread, maps, posters, blueprints, plans, etc.

    Method and apparatus for providing register and interrupt compatibility
between non-identical integrated circuits
    6.
    发明授权
    Method and apparatus for providing register and interrupt compatibility between non-identical integrated circuits 失效
    用于在不相同集成电路之间提供寄存器和中断兼容性的方法和装置

    公开(公告)号:US5812858A

    公开(公告)日:1998-09-22

    申请号:US719596

    申请日:1996-09-25

    摘要: An apparatus for providing register compatibility between integrated circuits having different register and interrupt configurations is designed to operate with software that was written for previous hardware. Versions of software written for previous hardware attempt non-native register accesses for which the integrated circuit is designed to emulate the non-native register set. Versions of software specifically written for the present hardware attempt native register accesses for which no emulation is necessary. In the preferred embodiment only one physical register set is included on the integrated circuit and a compatibility engine is used when a non-native register access is attempted. The compatibility engine is coupled between a bus interface unit and the physical register set and allows a user or system designer to address a register set of another integrated circuit having a different configuration than the physical register set. The compatibility engine converts the address and maps the data bits of the emulated register into registers within the physical register set. Alternatively, two sets of registers can be physically included on the integrated circuit. An interrupt compatibility circuit is also designed to operate in at least a first mode or a second mode. In the first mode the interrupt information is written to an appropriate register and then mapped into the appropriate bits of the physical register set. In the second mode the interrupt information is written directly to the appropriate register. In both the first and second modes, steering bits from the appropriate register are used to map system, management and wakeup interrupts to the appropriate interrupt pad where the interrupt request signal is then shaped.

    摘要翻译: 用于在具有不同寄存器和中断配置的集成电路之间提供寄存器兼容性的设备被设计为使用为先前硬件编写的软件进行操作。 为先前硬件编写的软件版本尝试非本地寄存器访问,集成电路设计用于模拟非本地寄存器集。 针对当前硬件专门编写的软件版本会尝试不需要仿真的本地寄存器访问。 在优选实施例中,集成电路中仅包括一个物理寄存器组,并且当尝试非本地寄存器访问时使用兼容性引擎。 兼容性引擎耦合在总线接口单元和物理寄存器组之间,并且允许用户或系统设计者寻址具有与物理寄存器组不同的配置的另一个集成电路的寄存器组。 兼容性引擎转换地址,并将仿真寄存器的数据位映射到物理寄存器集中的寄存器。 或者,集成电路可以物理地包括两组寄存器。 中断兼容性电路还被设计为在至少第一模式或第二模式中操作。 在第一种模式下,中断信息被写入适当的寄存器,然后映射到物理寄存器组的相应位。 在第二种模式下,中断信息直接写入适当的寄存器。 在第一和第二模式中,来自适当寄存器的转向位用于将系统,管理和唤醒中断映射到中断请求信号然后成形的适当中断焊盘。

    Method and apparatus for providing register compatibility between
non-identical integrated circuits
    7.
    发明授权
    Method and apparatus for providing register compatibility between non-identical integrated circuits 失效
    用于在不相同的集成电路之间提供寄存器兼容性的方法和装置

    公开(公告)号:US5796981A

    公开(公告)日:1998-08-18

    申请号:US308167

    申请日:1994-09-16

    CPC分类号: G06F9/30174 G06F9/30138

    摘要: An apparatus for providing register compatibility between integrated circuits having different register and interrupt configurations is designed to operate with software. Software may attempt non-native register accesses; the integrated circuit of the present invention will emulate a non-native register set. In the preferred embodiment only one physical register set is included on the integrated circuit and a compatibility engine is used when a non-native register access is attempted. The compatibility engine is coupled between a bus interface unit and the physical register set and allows a user or system designer to address a register set of another integrated circuit having a different configuration than the physical register set. The compatibility engine converts the address and maps the data bits of the emulated register into registers within the physical register set. Alternatively, two sets of registers can be physically included on the integrated circuit. An interrupt compatibility circuit is also designed to operate in at least a first mode or a second mode. In the first mode, the interrupt information is written to an appropriate register and then mapped into appropriate bits of the physical register set. In the second mode, interrupt information is written directly to the appropriate register.

    摘要翻译: 用于在具有不同寄存器和中断配置的集成电路之间提供寄存器兼容性的装置被设计为与软件一起操作。 软件可以尝试非本地寄存器访问; 本发明的集成电路将模拟非本地寄存器组。 在优选实施例中,集成电路中仅包括一个物理寄存器组,并且当尝试非本地寄存器访问时使用兼容性引擎。 兼容性引擎耦合在总线接口单元和物理寄存器组之间,并且允许用户或系统设计者寻址具有与物理寄存器组不同的配置的另一个集成电路的寄存器组。 兼容性引擎转换地址,并将仿真寄存器的数据位映射到物理寄存器集中的寄存器。 或者,集成电路可以物理地包括两组寄存器。 中断兼容性电路还被设计为在至少第一模式或第二模式中操作。 在第一种模式下,将中断信息写入适当的寄存器,然后映射到物理寄存器组的相应位。 在第二种模式下,中断信息直接写入适当的寄存器。

    Method and apparatus for interfacing between peripherals of multiple
formats and a single system bus

    公开(公告)号:US5727184A

    公开(公告)日:1998-03-10

    申请号:US266975

    申请日:1994-06-27

    IPC分类号: G06F13/38 G06F13/10 G06F5/01

    CPC分类号: G06F13/385

    摘要: A peripheral interface system and apparatus including a pair of integrated circuits, referred to as a system adapter and a socket controller, use a communication protocol, referred to as a windowed-interchip-communication protocol, to interface peripherals, such as PCMCIA cards or infrared devices, and other subsystems having different formats with a CPU system bus. The system adapter communicates to a hard disk drive subsystem using the ATA communication standards to interface an ATA hard disk drive with the CPU system bus. Communication between the system adapter and the socket controller, which communicates with PCMCIA peripheral cards and IR peripherals, is accomplished using the windowed-interchip-communication protocol which may share hardware resources with other communication protocols. Communication between the system adapter and the hard disk drive and between the system adapter and the socket controller may be provided on the same chain of a standard 40 signal ribbon cable. Alternatively communication between an expansion board and a socket controller may be performed across a cable separate from the hard disk drives having a different signal line format. The system adapter may be included within a single interface expansion board which can be connected to the motherboard and CPU system bus or it can be directly connected or soldered to the motherboard and communicate with the socket controller and ATA hard disk drives using one or more busses.

    Computer system with multiple PC card controllers and a method of
controlling I/O transfers in the system
    9.
    发明授权
    Computer system with multiple PC card controllers and a method of controlling I/O transfers in the system 失效
    具有多个PC卡控制器的计算机系统和一种控制系统中I / O传输的方法

    公开(公告)号:US5724529A

    公开(公告)日:1998-03-03

    申请号:US561777

    申请日:1995-11-22

    CPC分类号: G06F13/4027

    摘要: A method and arrangement for controlling input/output (I/O) operations in a computer system provides multiple PC card controllers but allows legacy software to be used. A PCI bus is coupled to a central processing unit, and an ISA bus is coupled to the PCI bus by a bridge. At least one PC card controller is coupled to the PCI bus and at least one other PC card controller is coupled to the ISA bus. Each PC card controller has at least one socket in which a device is connectable, each socket being separately addressable by the processor at an (I/O) address through the respect PC card controller. Each controller also has a socket pointer register, each socket pointer register being loadable with socket pointer information that uniquely identifies each socket of the controller among all of the sockets of the plurality of controllers in the computer system. Each controller also has an index register and a plurality of data registers, the index stored in the index register pointing to one of the data registers. The index registers of the PC card controllers are updated when the processor writes to an I/O address, without acknowledging the write on the PCI bus. This allows the writes to propagate through the system to lower levels, instead of being stopped by a subtractive decode device. To perform this, each PC card controller compares the socket pointer information with the updated index in the index register. When at least a portion of the socket pointer information matches at least a portion of the updated index, the PC card controller updates with write data the data register pointed to by the index register.

    摘要翻译: 用于控制计算机系统中的输入/输出(I / O)操作的方法和装置提供多个PC卡控制器,但允许使用旧的软件。 PCI总线耦合到中央处理单元,并且ISA总线通过桥耦合到PCI总线。 至少一个PC卡控制器耦合到PCI总线,并且至少一个其它PC卡控制器耦合到ISA总线。 每个PC卡控制器具有至少一个插座,其中设备可连接,每个插座可由处理器在通过PC卡控制器的I / O地址单独寻址。 每个控制器还具有套接字指针寄存器,每个套接字指针寄存器可以使用套接字指针信息进行加载,该指针信息在计算机系统中的多个控制器的所有插座中唯一地标识控制器的每个套接字。 每个控制器还具有索引寄存器和多个数据寄存器,存储在索引寄存器中的索引指向数据寄存器之一。 当处理器写入I / O地址时,PC卡控制器的索引寄存器被更新,而不会确认PCI总线上的写入。 这允许写入通过系统传播到较低的电平,而不是被减法解码设备停止。 为了执行此操作,每个PC卡控制器将套接字指针信息与索引寄存器中更新的索引进行比较。 当插座指针信息的至少一部分与更新的索引的至少一部分匹配时,PC卡控制器用写入数据更新由索引寄存器指向的数据寄存器。