Semiconductor device and method of manufacturing the same
    1.
    发明授权
    Semiconductor device and method of manufacturing the same 有权
    半导体装置及其制造方法

    公开(公告)号:US07799645B2

    公开(公告)日:2010-09-21

    申请号:US12232148

    申请日:2008-09-11

    IPC分类号: H01L21/8236

    摘要: An embodiment of a semiconductor device includes a substrate including a cell region and a peripheral region; a cell gate pattern on the cell region; and a peripheral gate pattern on the peripheral region, wherein a first cell insulation layer, a second cell insulation layer, and a third cell insulation layer may be between the substrate and the cell gate pattern, a first peripheral insulation layer, a second peripheral insulation layer, and a third peripheral insulation layer may be between the substrate and the peripheral gate pattern, and the second cell insulation layer and the third cell insulation layer include the same material as the respective second peripheral insulation layer and third peripheral insulation layer.

    摘要翻译: 半导体器件的实施例包括:包括单元区域和周边区域的衬底; 单元格区域上的单元格栅图案; 以及周边区域上的外围栅极图案,其中第一电池绝缘层,第二电池绝缘层和第三电池绝缘层可以在衬底和电池栅极图案之间,第一外围绝缘层,第二外围绝缘层 层和第三外围绝缘层可以在基板和外围栅极图案之间,并且第二电池绝缘层和第三电池绝缘层包括与相应的第二外围绝缘层和第三外围绝缘层相同的材料。

    Semiconductor device and method of manufacturing the same
    2.
    发明申请
    Semiconductor device and method of manufacturing the same 有权
    半导体装置及其制造方法

    公开(公告)号:US20090072298A1

    公开(公告)日:2009-03-19

    申请号:US12232148

    申请日:2008-09-11

    IPC分类号: H01L27/115 H01L21/8246

    摘要: An embodiment of a semiconductor device includes a substrate including a cell region and a peripheral region; a cell gate pattern on the cell region; and a peripheral gate pattern on the peripheral region, wherein a first cell insulation layer, a second cell insulation layer, and a third cell insulation layer may be between the substrate and the cell gate pattern, a first peripheral insulation layer, a second peripheral insulation layer, and a third peripheral insulation layer may be between the substrate and the peripheral gate pattern, and the second cell insulation layer and the third cell insulation layer include the same material as the respective second peripheral insulation layer and third peripheral insulation layer.

    摘要翻译: 半导体器件的实施例包括:包括单元区域和外围区域的衬底; 单元格区域上的单元格栅图案; 以及周边区域上的外围栅极图案,其中第一电池绝缘层,第二电池绝缘层和第三电池绝缘层可以在衬底和电池栅极图案之间,第一外围绝缘层,第二外围绝缘层 层和第三外围绝缘层可以在基板和外围栅极图案之间,并且第二电池绝缘层和第三电池绝缘层包括与相应的第二外围绝缘层和第三外围绝缘层相同的材料。

    Non-volatile memory devices including dummy word lines and related structures and methods
    4.
    发明申请
    Non-volatile memory devices including dummy word lines and related structures and methods 有权
    包括虚拟字线和相关结构和方法的非易失性存储器件

    公开(公告)号:US20080013377A1

    公开(公告)日:2008-01-17

    申请号:US11729169

    申请日:2007-03-28

    IPC分类号: G11C16/04

    CPC分类号: G11C16/0483 G11C16/3427

    摘要: A non-volatile memory device may include a semiconductor substrate including an active region at a surface thereof, a first memory cell string on the active region, and a second memory cell string on the active region. The first memory cell string may include a first plurality of word lines crossing the active region between a first ground select line and a first string select line, and about a same first spacing may be provided between adjacent ones of the first plurality of word lines. The second memory cell string may include a second plurality of word lines crossing the active region between a second ground select line and a second string select line, and about the same first spacing may be provided between adjacent ones of the second plurality of word lines. Moreover, the first ground select line may be between the second ground select line and the first plurality of word lines, and the second ground select line may be between the first ground select line and the second plurality of word lines. Moreover, portions of the active region between the first and second ground select lines may be free of word lines, and a second spacing between the first and second ground select lines may be at least about 3 times greater than the first spacing. Related methods are also discussed.

    摘要翻译: 非易失性存储器件可以包括半导体衬底,其包括其表面处的有源区,有源区上的第一存储单元串和有源区上的第二存储单元串。 第一存储单元串可以包括与第一地选择线和第一串选择线之间的有源区域交叉的第一多个字线,并且可以在第一多个字线中相邻的字线之间提供约相同的第一间隔。 第二存储单元串可以包括与第二接地选择线和第二串选择线之间的有源区域交叉的第二多个字线,并且可以在相邻的第二多个字线之间提供约相同的第一间隔。 此外,第一接地选择线可以在第二接地选择线和第一多个字线之间,并且第二接地选择线可以在第一接地选择线和第二多个字线之间。 此外,第一和第二接地选择线之间的有源区域的部分可以没有字线,并且第一和第二接地选择线之间的第二间隔可以比第一间隔大至少约3倍。 还讨论了相关方法。

    Methods of forming non-volatile memory devices including dummy word lines
    5.
    发明授权
    Methods of forming non-volatile memory devices including dummy word lines 有权
    形成包括虚拟字线的非易失性存储器件的方法

    公开(公告)号:US08198157B2

    公开(公告)日:2012-06-12

    申请号:US13236913

    申请日:2011-09-20

    CPC分类号: G11C16/0483 G11C16/3427

    摘要: A non-volatile memory device may include a semiconductor substrate including an active region at a surface thereof, a first memory cell string on the active region, and a second memory cell string on the active region. The first memory cell string may include a first plurality of word lines crossing the active region between a first ground select line and a first string select line, and about a same first spacing may be provided between adjacent ones of the first plurality of word lines. The second memory cell string may include a second plurality of word lines crossing the active region between a second ground select line and a second string select line, and about the same first spacing may be provided between adjacent ones of the second plurality of word lines. Related methods are also discussed.

    摘要翻译: 非易失性存储器件可以包括半导体衬底,其包括其表面处的有源区,有源区上的第一存储单元串和有源区上的第二存储单元串。 第一存储单元串可以包括与第一地选择线和第一串选择线之间的有源区域交叉的第一多个字线,并且可以在第一多个字线中相邻的字线之间提供约相同的第一间隔。 第二存储单元串可以包括与第二接地选择线和第二串选择线之间的有源区域交叉的第二多个字线,并且可以在相邻的第二多个字线之间提供约相同的第一间隔。 还讨论了相关方法。

    Methods Of Forming Non-Volatile Memory Devices Including Dummy Word Lines
    6.
    发明申请
    Methods Of Forming Non-Volatile Memory Devices Including Dummy Word Lines 有权
    形成包含虚拟字线的非易失性存储器件的方法

    公开(公告)号:US20120045890A1

    公开(公告)日:2012-02-23

    申请号:US13236913

    申请日:2011-09-20

    IPC分类号: H01L21/28

    CPC分类号: G11C16/0483 G11C16/3427

    摘要: A non-volatile memory device may include a semiconductor substrate including an active region at a surface thereof, a first memory cell string on the active region, and a second memory cell string on the active region. The first memory cell string may include a first plurality of word lines crossing the active region between a first ground select line and a first string select line, and about a same first spacing may be provided between adjacent ones of the first plurality of word lines. The second memory cell string may include a second plurality of word lines crossing the active region between a second ground select line and a second string select line, and about the same first spacing may be provided between adjacent ones of the second plurality of word lines. Related methods are also discussed.

    摘要翻译: 非易失性存储器件可以包括半导体衬底,其包括其表面处的有源区,有源区上的第一存储单元串和有源区上的第二存储单元串。 第一存储单元串可以包括与第一地选择线和第一串选择线之间的有源区域交叉的第一多个字线,并且可以在第一多个字线中相邻的字线之间提供约相同的第一间隔。 第二存储单元串可以包括与第二接地选择线和第二串选择线之间的有源区域交叉的第二多个字线,并且可以在相邻的第二多个字线之间提供约相同的第一间隔。 还讨论了相关方法。

    FLASH MEMORY DEVICES
    9.
    发明申请
    FLASH MEMORY DEVICES 审中-公开
    闪存存储器件

    公开(公告)号:US20090212340A1

    公开(公告)日:2009-08-27

    申请号:US12392656

    申请日:2009-02-25

    IPC分类号: H01L29/788

    CPC分类号: H01L27/11568 H01L27/11521

    摘要: A gate electrode line which extends in a second direction crossing a first direction on a substrate including an active region which is defined by a device isolation layer and extends in the first direction and a charge trap layer disposed between the active region and the gate electrode line, wherein a bottom surface of the gate electrode line disposed on the device isolation layer is lower than a top surface of the charge trap layer disposed on the active region and higher than a top surface of the active region.

    摘要翻译: 一种栅极电极线,其在包括由器件隔离层限定并在第一方向上延伸的有源区域和设置在有源区域和栅电极线之间的电荷陷阱层的基板上沿与第一方向交叉的第二方向延伸 其特征在于,设置在所述器件隔离层上的所述栅电极线的底面低于设置在所述有源区上并高于所述有源区的顶面的所述电荷陷阱层的顶面。

    Non-volatile memory devices including dummy word lines and related structures and methods
    10.
    发明授权
    Non-volatile memory devices including dummy word lines and related structures and methods 有权
    包括虚拟字线和相关结构和方法的非易失性存储器件

    公开(公告)号:US08045383B2

    公开(公告)日:2011-10-25

    申请号:US11729169

    申请日:2007-03-28

    IPC分类号: G11C11/34

    CPC分类号: G11C16/0483 G11C16/3427

    摘要: A non-volatile memory device may include a semiconductor substrate including an active region at a surface thereof, a first memory cell string on the active region, and a second memory cell string on the active region. The first memory cell string may include a first plurality of word lines crossing the active region between a first ground select line and a first string select line, and about a same first spacing may be provided between adjacent ones of the first plurality of word lines. The second memory cell string may include a second plurality of word lines crossing the active region between a second ground select line and a second string select line, and about the same first spacing may be provided between adjacent ones of the second plurality of word lines. Moreover, the first ground select line may be between the second ground select line and the first plurality of word lines, and the second ground select line may be between the first ground select line and the second plurality of word lines. Moreover, portions of the active region between the first and second ground select lines may be free of word lines, and a second spacing between the first and second ground select lines may be at least about 3 times greater than the first spacing. Related methods are also discussed.

    摘要翻译: 非易失性存储器件可以包括半导体衬底,其包括其表面处的有源区,有源区上的第一存储单元串和有源区上的第二存储单元串。 第一存储单元串可以包括与第一地选择线和第一串选择线之间的有源区域交叉的第一多个字线,并且可以在第一多个字线中相邻的字线之间提供约相同的第一间隔。 第二存储单元串可以包括与第二接地选择线和第二串选择线之间的有源区域交叉的第二多个字线,并且可以在相邻的第二多个字线之间提供约相同的第一间隔。 此外,第一接地选择线可以在第二接地选择线和第一多个字线之间,并且第二接地选择线可以在第一接地选择线和第二多个字线之间。 此外,第一和第二接地选择线之间的有源区域的部分可以没有字线,并且第一和第二接地选择线之间的第二间隔可以比第一间隔大至少约3倍。 还讨论了相关方法。