-
公开(公告)号:US20170148392A1
公开(公告)日:2017-05-25
申请号:US15347908
申请日:2016-11-10
Applicant: LG DISPLAY CO., LTD.
Inventor: Byungil KIM
IPC: G09G3/3266 , G09G3/3275 , G11C19/28 , G09G3/36
Abstract: Provided are a gate driving circuit and a display device using the same, and the gate driving circuit includes a shift register which includes stages. The n-th stage (n is a positive integer) includes an auto reset circuit that receive a first clock and a carry signal received from an (n−1)-th stage, regulates a Q node to be at a low voltage when the first clock is at a high voltage and the carry signal is at a low voltage, and regulates the Q node to be at a high voltage when both of the first clock and the carry signal are at a high voltage.
-
公开(公告)号:US20180151124A1
公开(公告)日:2018-05-31
申请号:US15610303
申请日:2017-05-31
Applicant: LG Display Co., Ltd.
Inventor: Changho AN , Byungil KIM
IPC: G09G3/3266 , G09G3/3291
CPC classification number: G09G3/3266 , G06F3/1415 , G09G3/2092 , G09G3/3225 , G09G3/3291 , G09G2300/0413 , G09G2300/043 , G09G2300/08 , G09G2310/027 , G09G2310/0286 , G09G2310/0289 , G09G2310/061 , G09G2310/08 , G09G2320/0233 , G09G2320/0285 , G09G2320/045 , G09G2330/12 , G09G2360/16 , G09G2370/047
Abstract: A display device comprises a display panel and a timing controller. The timing controller supplies gate timing signals to a gate driver as a sequence of clock pulses that sequentially select different ones of the display lines for receiving the data signals during the vertical active periods and for receiving a sensing signal during the vertical blanking intervals. The clock pulses have a first timing during the vertical active periods and the clock pulses have a second timing during the vertical blanking intervals in which the second timing is different than the first timing.
-
公开(公告)号:US20180122305A1
公开(公告)日:2018-05-03
申请号:US15801046
申请日:2017-11-01
Applicant: LG DISPLAY CO., LTD.
Inventor: Changho AN , Byungil KIM
IPC: G09G3/3275 , G09G3/3258
Abstract: A driver integrated circuit and a display device including the same are disclosed. The driver integrated circuit includes a data voltage generator that includes a digital-to-analog converter converting a digital signal into an analog signal, generates an analog data voltage in a display drive operation, and applies the analog data voltage to pixels of a display panel, a sensor that is connected to a sensing channel connected to the pixels of the display panel, shares the digital-to-analog converter with the data voltage generator, converts an analog sensing voltage indicating electrical characteristics of the pixels input from the sensing channel into digital sensing data in a sensing drive operation, and outputs the digital sensing data, and switching elements selectively operating in the display drive operation and the sensing drive operation.
-
公开(公告)号:US20180137825A1
公开(公告)日:2018-05-17
申请号:US15610292
申请日:2017-05-31
Applicant: LG Display Co., Ltd.
Inventor: Changho AN , Byungil KIM
IPC: G09G3/3266 , G09G3/3291 , G11C19/28
CPC classification number: G09G3/3266 , G09G3/3233 , G09G3/3291 , G09G2300/0842 , G09G2310/0262 , G09G2310/027 , G09G2310/0286 , G09G2310/0289 , G09G2310/08 , G09G2320/0285 , G09G2320/0295 , G09G2320/045 , G09G2320/0646 , G09G2320/0693 , G11C19/28
Abstract: A display device comprises a display panel and a timing controller. Electrical characteristics of sensing target display lines of the display panel are sensed during the sensing periods of vertical active periods of sensing drive frames. Data lines are driven with data signals without sensing the display lines during the vertical active periods of normal drive frames and during display periods of the vertical active periods of the sensing drive frames. A timing controller supplies timing signals to a gate driver as a plurality of clock pulses to control timing of the gate driver providing gate pulses to the gate lines. The clock pulses have a first timing during the vertical active periods of the sensing drive frames and the clock pulses have a second timing during the vertical active periods of the normal drive frames in which the second timing is different than the first timing.
-
公开(公告)号:US20170178559A1
公开(公告)日:2017-06-22
申请号:US15366923
申请日:2016-12-01
Applicant: LG Display Co., Ltd.
Inventor: Byungil KIM
IPC: G09G3/20
CPC classification number: G09G3/2092 , G09G3/20 , G09G2300/08 , G09G2310/0243 , G09G2310/0267 , G09G2310/0286 , G09G2310/0291 , G09G2310/08 , G11C19/28
Abstract: Provided are a GIP driving circuit and a display device using the same. The GIP driving circuit includes: a plurality of stages which sequentially receives a phase-delayed clock and sequentially generates an output. An nth stage (n is a positive integer) includes: a first switch T1 receiving a carry signal from an n−1th stage and controlling a QB node to a low voltage and a Q node to a high voltage when the carry signal has a high voltage; a second switch T2 receiving a carry signal from an n+1th stage and controlling the QB and Q nodes high and low voltages, respectively, when the carry signal has a high voltage; a plurality of inverters connected between nodes Q and QB and constituting a latch; and a buffer outputting a clock as an output voltage when a voltage of the Q node is a high voltage and output.
-
6.
公开(公告)号:US20180137819A1
公开(公告)日:2018-05-17
申请号:US15808570
申请日:2017-11-09
Applicant: LG Display Co., Ltd.
Inventor: Changho AN , Byungil KIM
IPC: G09G3/3233
CPC classification number: G09G3/3233 , G09G2300/0426 , G09G2300/0842 , G09G2310/0251 , G09G2310/027 , G09G2310/0291 , G09G2310/0297 , G09G2310/08 , G09G2320/0233 , G09G2320/0285 , G09G2320/0295 , G09G2320/0693
Abstract: A driver integrated circuit for external compensation and a display device including the same are disclosed. The driver integrated circuit includes a sensing unit including a plurality of sensing switches, that is connected to a plurality of pixels through a sensing channel and operates differently depending on a current sensing mode and a voltage sensing mode, the sensing unit configured to sense electrical characteristics of the pixels input from the sensing channel, a sample and hold unit configured to sample analog sensing data corresponding to the electrical characteristics of the pixels, and an analog-to-digital converter (ADC) configured to convert the analog sensing data sampled by the sample and hold unit into digital sensing data.
-
公开(公告)号:US20170169757A1
公开(公告)日:2017-06-15
申请号:US15371985
申请日:2016-12-07
Applicant: LG DISPLAY CO., LTD.
Inventor: Byungil KIM , Seokhwan CHOI
CPC classification number: G09G3/2092 , G09G3/20 , G09G2300/0408 , G09G2300/043 , G09G2300/0809 , G09G2300/0819 , G09G2310/0267 , G09G2310/0286 , G09G2310/0291 , G11C19/28
Abstract: Provided are a gate driving circuit and a display device including the same. The gate driving circuit according to an embodiment includes a shift register including a plurality of stages. An nth stage of the stages includes a latch control circuit including a first NMOS transistor connected to a QB node, a second NMOS transistor connected to a Q node, and a third NMOS transistor having a gate electrode to which a first clock is input and connected to the first and second NMOS transistors, where n is a positive integer. A latch is connected between the Q and QB nodes. A transmission gate is connected to the Q and QB nodes. In the gate driving circuit, output signals of a previous stage and a following stage are controlled so as to be synchronized with the first clock to suppress a glitch.
-
公开(公告)号:US20180166515A1
公开(公告)日:2018-06-14
申请号:US15836113
申请日:2017-12-08
Applicant: LG Display Co., Ltd.
Inventor: Changho AN , Byungil KIM
IPC: H01L27/32 , H01L51/50 , G09G3/3233
CPC classification number: G09G3/3233 , G09G3/006 , G09G3/3225 , G09G3/3291 , G09G3/3696 , G09G2300/0861 , G09G2310/0262 , G09G2310/027 , G09G2310/0289 , G09G2320/0295 , G09G2320/043 , G09G2320/0693 , G09G2330/028 , G09G2330/12
Abstract: A driver integrated circuit, a display device including the driver integrated circuit, and a data correction method of the display device are disclosed. The driver integrated circuit includes a voltage generator generating a sensing data voltage, a calibration unit that decodes N-bit calibration data input from the voltage generator and generates at least one calibration voltage, where N is a positive integer, a sensor that samples a signal output from a pixel corresponding to the sensing data voltage in a sensing mode for sensing electrical characteristics of the pixel and samples the calibration voltage in a calibration mode for sensing output characteristics of an analog-to-digital converter, and the analog-to-digital converter converting an analog signal sampled by the sensor into a digital signal.
-
9.
公开(公告)号:US20180130423A1
公开(公告)日:2018-05-10
申请号:US15803325
申请日:2017-11-03
Applicant: LG DISPLAY CO., LTD.
Inventor: Byungil KIM , Changho AN
IPC: G09G3/3291 , G09G3/3258 , G09G3/14 , G09G3/20 , H01L27/32 , H01L51/50
Abstract: A driving circuit for real-time external compensation and an electroluminescent display including the same are disclosed. The driving circuit includes a timing controller generating a gate shift clock group, a gate start pulse, and first and second selection signals and a gate driver generating a gate signal based on the control of the timing controller and supplying the gate signal to a display panel. The gate driver includes a plurality of stages which shifts the gate start pulse in accordance with the gate shift clock group to generate an output signal and supplies the output signal to a first output node, a first output control switch connected between a second output node connected to a gate line of the display panel and the first output node, and a second output control switch connected between the second output node and an input terminal of a gate low voltage.
-
-
-
-
-
-
-
-