MULTI-BLADE INTERCONNECTOR
    1.
    发明申请
    MULTI-BLADE INTERCONNECTOR 审中-公开
    多片互连

    公开(公告)号:US20110093574A1

    公开(公告)日:2011-04-21

    申请号:US12999713

    申请日:2008-06-19

    IPC分类号: G06F15/177

    CPC分类号: G06F15/161

    摘要: Various embodiments of the present technology, a method [300] of providing a communication pathway within a set of conjoined blades of a blade partition, are described. In one embodiment, an identification of blades within a predefined set of conjoined blades of a blade partition is provided [305]. Configuration information enabling configuring of the blades according to a configuration rule is provided [310]. Subsequent to the configuring of blades, interconnecting configured blades within the blade partition based on the configuration information to establish a communication pathway within the blade partition [315].

    摘要翻译: 描述了本技术的各种实施例,一种在刀片分区的一组联合刀片内提供通信路径的方法[300]。 在一个实施例中,提供了刀片分区的预定义的一组联合刀片内的刀片的识别[305]。 提供了能够根据配置规则配置刀片的配置信息[310]。 在配置刀片之后,基于配置信息在刀片分区内互连配置的刀片,以在刀片分区内建立通信路径[315]。

    Mapping non-prefetchable storage locations into memory mapped input/output space
    4.
    发明授权
    Mapping non-prefetchable storage locations into memory mapped input/output space 有权
    将非预取存储位置映射到内存映射的输入/输出空间

    公开(公告)号:US09229859B2

    公开(公告)日:2016-01-05

    申请号:US13259127

    申请日:2009-09-25

    IPC分类号: G06F3/00 G06F9/26 G06F12/06

    摘要: A system including a host and a device. The device has at least one non-prefetchable storage location. The host and the device are configured to map the at least one non-prefetchable storage location into memory mapped input/output space that is addressed via greater than 32 address bits.

    摘要翻译: 包括主机和设备的系统。 该设备具有至少一个不可预取的存储位置。 主机和设备被配置为将至少一个不可预取的存储位置映射到通过大于32个地址位寻址的存储器映射的输入/输出空间中。

    MAPPING NON-PREFETCHABLE STORAGE LOCATIONS INTO MEMORY MAPPED INPUT/OUTPUT SPACE
    5.
    发明申请
    MAPPING NON-PREFETCHABLE STORAGE LOCATIONS INTO MEMORY MAPPED INPUT/OUTPUT SPACE 有权
    将非预选存储位置映射到内存映射输入/输出空间

    公开(公告)号:US20120030401A1

    公开(公告)日:2012-02-02

    申请号:US13259127

    申请日:2009-09-25

    IPC分类号: G06F13/20 G06F12/00

    摘要: A system including a host and a device. The device has at least one non-prefetchable storage location. The host and the device are configured to map the at least one non-prefetchable storage location into memory mapped input/output space that is addressed via greater than 32 address bits.

    摘要翻译: 包括主机和设备的系统。 该设备具有至少一个不可预取的存储位置。 主机和设备被配置为将至少一个不可预取的存储位置映射到通过大于32个地址位寻址的存储器映射的输入/输出空间中。