-
公开(公告)号:US20110211395A1
公开(公告)日:2011-09-01
申请号:US13036525
申请日:2011-02-28
申请人: Makoto MIAKASHI , Katsuaki Isobe , Noboru Shibata
发明人: Makoto MIAKASHI , Katsuaki Isobe , Noboru Shibata
IPC分类号: G11C16/10
CPC分类号: G11C16/10 , G11C11/5628 , G11C16/3436
摘要: A semiconductor memory device, in which interference between adjoining cells can be reduced and an expansion of a chip area can be suppressed, comprising: a memory cell array in which plural memory cells connected to plural word lines and plural bit lines are disposed in a matrix form; sense amplifiers each of which is to be connected to each of the bit lines; a control circuit which controls voltages of the word lines and the bit lines, and programs data into the memory cells or reads data from the memory cells; wherein the plural bit lines include at least a first, a second, a third and a fourth bit lines adjoining to each other, and the sense amplifiers include at least a first and a second sense amplifiers, a first and a fourth selection transistors which are provided between the first and the fourth bit lines and the first sense amplifier, and connect the first and the fourth bit lines to the first sense amplifier; and a second and a third selection transistors which are provided between the second and the third bit lines and the second sense amplifier, and connect the second and the third bit lines to the second sense amplifier.
摘要翻译: 一种半导体存储器件,其中可以减少相邻单元之间的干扰并且可以抑制芯片面积的扩大,其包括:存储单元阵列,其中连接到多个字线和多个位线的多个存储器单元被布置在矩阵中 形成; 读出放大器中的每一个将连接到每个位线; 控制电路,其控制字线和位线的电压,并将数据编程到存储器单元中或从存储器单元读取数据; 其中所述多个位线至少包括彼此相邻的第一,第二,第三和第四位线,并且所述读出放大器至少包括第一和第二读出放大器,第一和第四选择晶体管是 设置在第一和第四位线与第一读出放大器之间,并将第一和第四位线连接到第一读出放大器; 以及设置在第二和第三位线和第二读出放大器之间的第二和第三选择晶体管,并将第二和第三位线连接到第二读出放大器。