Flat lower bottom electrode for phase change memory cell
    1.
    发明授权
    Flat lower bottom electrode for phase change memory cell 失效
    用于相变存储单元的平底下电极

    公开(公告)号:US08471236B2

    公开(公告)日:2013-06-25

    申请号:US13550091

    申请日:2012-07-16

    IPC分类号: H01L29/40

    摘要: A phase change memory cell having a flat lower bottom electrode and a method for fabricating the same. The method includes forming a dielectric layer over a substrate including an array of conductive contacts, patterning, a via having a low aspect ratio such that a depth of the via is less than a width thereof, to a contact surface of the substrate corresponding to each of the array of conductive contacts to be connected to access circuitry, etching the dielectric layer and depositing electrode material over the etched dielectric layer and within each via, and planarizing the electrode material to form a plurality of lower bottom electrodes on each of the conductive contacts.

    摘要翻译: 一种具有平底下电极的相变存储单元及其制造方法。 该方法包括在包括导电触点阵列的基板上形成电介质层,图案化,具有低纵横比以使得通孔的深度小于其宽度的通孔到对应于每个的基板的接触表面 导电触头的阵列阵列连接到存取电路,蚀刻电介质层并在蚀刻后的介电层上和每个通孔内沉积电极材料,并平面化电极材料,以在每个导电触头上形成多个下部底部电极 。

    Flat lower bottom electrode for phase change memory cell
    2.
    发明授权
    Flat lower bottom electrode for phase change memory cell 有权
    用于相变存储单元的平底下电极

    公开(公告)号:US08283650B2

    公开(公告)日:2012-10-09

    申请号:US12550048

    申请日:2009-08-28

    IPC分类号: H01L45/00

    摘要: A phase change memory cell having a flat lower bottom electrode and a method for fabricating the same. The method includes forming a dielectric layer over a substrate including an array of conductive contacts, patterning, a via having a low aspect ratio such that a depth of the via is less than a width thereof, to a contact surface of the substrate corresponding to each of the array of conductive contacts to be connected to access circuitry, etching the dielectric layer and depositing electrode material over the etched dielectric layer and within each via, and planarizing the electrode material to form a plurality of lower bottom electrodes on each of the conductive contacts.

    摘要翻译: 一种具有平底下电极的相变存储单元及其制造方法。 该方法包括在包括导电触点阵列的基板上形成电介质层,图案化,具有低纵横比以使得通孔的深度小于其宽度的通孔到对应于每个的基板的接触表面 导电触头的阵列阵列连接到存取电路,蚀刻电介质层并在蚀刻后的介电层上和每个通孔内沉积电极材料,并平面化电极材料,以在每个导电触头上形成多个下部底部电极 。

    Small footprint phase change memory cell
    3.
    发明授权
    Small footprint phase change memory cell 有权
    小尺寸相变存储单元

    公开(公告)号:US08728859B2

    公开(公告)日:2014-05-20

    申请号:US12855079

    申请日:2010-08-12

    IPC分类号: H01L21/00 H01L45/00

    摘要: An example embodiment disclosed is a method for fabricating a phase change memory cell. The method includes forming a non-sublithographic via within an insulating substrate. The insulating substrate is embedded on the same layer as a first metalization layer (Metal 1) of a semiconductor wafer, and includes a bottom and a sidewall. A sublithographic aperture is formed through the bottom of the non-sublithographic via and extends to a buried conductive material. The sublithographic aperture is filled with a conductive non-phase change material. Furthermore, phase change material is deposited within the non-sublithographic via.

    摘要翻译: 所公开的示例性实施例是用于制造相变存储单元的方法。 该方法包括在绝缘衬底内形成非亚光刻通孔。 绝缘基板被嵌入与半导体晶片的第一金属化层(金属1)相同的层上,并且包括底部和侧壁。 通过非亚光刻通孔的底部形成亚光刻孔,并延伸到掩埋的导电材料。 亚光刻孔填充有导电非相变材料。 此外,相变材料沉积在非亚光刻通孔内。

    FLAT LOWER BOTTOM ELECTRODE FOR PHASE CHANGE MEMORY CELL
    5.
    发明申请
    FLAT LOWER BOTTOM ELECTRODE FOR PHASE CHANGE MEMORY CELL 失效
    平底下电极用于相变记忆体

    公开(公告)号:US20120280197A1

    公开(公告)日:2012-11-08

    申请号:US13550091

    申请日:2012-07-16

    IPC分类号: H01L45/00

    摘要: A phase change memory cell having a flat lower bottom electrode and a method for fabricating the same. The method includes forming a dielectric layer over a substrate including an array of conductive contacts, patterning, a via having a low aspect ratio such that a depth of the via is less than a width thereof, to a contact surface of the substrate corresponding to each of the array of conductive contacts to be connected to access circuitry, etching the dielectric layer and depositing electrode material over the etched dielectric layer and within each via, and planarizing the electrode material to form a plurality of lower bottom electrodes on each of the conductive contacts.

    摘要翻译: 一种具有平底下电极的相变存储单元及其制造方法。 该方法包括在包括导电触点阵列的基板上形成电介质层,图案化,具有低纵横比以使得通孔的深度小于其宽度的通孔到对应于每个的基板的接触表面 导电触头的阵列阵列连接到存取电路,蚀刻电介质层并在蚀刻后的介电层上和每个通孔内沉积电极材料,并平面化电极材料,以在每个导电触头上形成多个下部底部电极 。

    ONE-MASK PHASE CHANGE MEMORY PROCESS INTEGRATION
    6.
    发明申请
    ONE-MASK PHASE CHANGE MEMORY PROCESS INTEGRATION 有权
    单掩模相变记忆过程集成

    公开(公告)号:US20120037877A1

    公开(公告)日:2012-02-16

    申请号:US12855079

    申请日:2010-08-12

    IPC分类号: H01L45/00 H01L29/40 H01L21/02

    摘要: An example embodiment disclosed is a method for fabricating a phase change memory cell. The method includes forming a non-sublithographic via within an insulating substrate. The insulating substrate is embedded on the same layer as a first metalization layer (Metal 1) of a semiconductor wafer, and includes a bottom and a sidewall. A sublithographic aperture is formed through the bottom of the non-sublithographic via and extends to a buried conductive material. The sublithographic aperture is filled with a conductive non-phase change material. Furthermore, phase change material is deposited within the non-sublithographic via.

    摘要翻译: 所公开的示例性实施例是用于制造相变存储单元的方法。 该方法包括在绝缘衬底内形成非亚光刻通孔。 绝缘基板被嵌入与半导体晶片的第一金属化层(金属1)相同的层上,并且包括底部和侧壁。 通过非亚光刻通孔的底部形成亚光刻孔,并延伸到掩埋的导电材料。 亚光刻孔填充有导电非相变材料。 此外,相变材料沉积在非亚光刻通孔内。