Programmable differential delay circuit with fine delay adjustment
    2.
    发明授权
    Programmable differential delay circuit with fine delay adjustment 有权
    可编程差分延迟电路,具有精确的延迟调整

    公开(公告)号:US06803872B2

    公开(公告)日:2004-10-12

    申请号:US10143413

    申请日:2002-05-09

    IPC分类号: H03M136

    CPC分类号: H03K5/135 H03K2005/00208

    摘要: Circuitry that provides additional delay to early arriving signals such that all data signals arrive at a receiving latch with same path delay. The delay of a forwarded clock reference is also controlled such that the capturing clock edge will be optimally positioned near quadrature (depending on latch setup/hold requirements). The circuitry continuously adapts to data and clock path delay changes and digital filtering of phase measurements reduce errors brought on by jittering data edges. The circuitry utilizes only the minimum amount of delay necessary to achieve objective thereby limiting any unintended jitter. Particularly, this programmable differential delay circuit with fine delay adjustment is designed to allow the skew between ASICS to be minimized. This includes skew between data bits, between data bits and clocks as well as minimizing the overall skew in a channel between ASICS.

    摘要翻译: 对早期到达信号提供附加延迟的电路,使得所有数据信号到达具有相同路径延迟的接收锁存器。 还控制转发的时钟参考的延迟,使得捕获时钟边缘将被最佳地定位在正交附近(取决于锁存器设置/保持要求)。 该电路连续适应数据和时钟路径延迟变化,并且相位测量的数字滤波可以减少抖动数据沿引起的误差。 电路仅利用实现目标所需的最小延迟量,从而限制任何非预期的抖动。 特别地,具有精细延迟调整的可编程差分延迟电路被设计为允许ASICS之间的偏斜最小化。 这包括数据位之间,数据位和时钟之间的偏差以及最小化ASICS之间通道中的总体偏移。

    Programmable differential delay circuit with fine delay adjustment

    公开(公告)号:US06486723B1

    公开(公告)日:2002-11-26

    申请号:US10142472

    申请日:2002-05-09

    IPC分类号: H03H1126

    CPC分类号: H03K5/135 H03K2005/00208

    摘要: Circuitry that provides additional delay to early arriving signals such that all data signals arrive at a receiving latch with same path delay. The delay of a forwarded clock reference is also controlled such that the capturing clock edge will be optimally positioned near quadrature (depending on latch setup/hold requirements). The circuitry continuously adapts to data and clock path delay changes and digital filtering of phase measurements reduce errors brought on by jittering data edges. The circuitry utilizes only the minimum amount of delay necessary to achieve objective thereby limiting any unintended jitter. Particularly, this programmable differential delay circuit with fine delay adjustment is designed to allow the skew between ASICS to be minimized. This includes skew between data bits, between data bits and clocks as well as minimizing the overall skew in a channel between ASICS.

    Programmable differential delay circuit with fine delay adjustment

    公开(公告)号:US06417713B1

    公开(公告)日:2002-07-09

    申请号:US09475466

    申请日:1999-12-30

    IPC分类号: H03H1126

    CPC分类号: H03K5/135 H03K2005/00208

    摘要: Circuitry that provides additional delay to early arriving signals such that all data signals arrive at a receiving latch with same path delay. The delay of a forwarded clock reference is also controlled such that the capturing clock edge will be optimally positioned near quadrature (depending on latch setup/hold requirements). The circuitry continuously adapts to data and clock path delay changes and digital filtering of phase measurements reduce errors brought on by jittering data edges. The circuitry utilizes only the minimum amount of delay necessary to achieve objective thereby limiting any unintended jitter. Particularly, this programmable differential delay circuit with fine delay adjustment is designed to allow the skew between ASICS to be minimized. This includes skew between data bits, between data bits and clocks as well as minimizing the overall skew in a channel between ASICS.