-
公开(公告)号:US20210329773A1
公开(公告)日:2021-10-21
申请号:US17233200
申请日:2021-04-16
Applicant: Murata Manufacturing Co., Ltd.
Inventor: Jyou KIKURA , Toshihiro TADA , Tadashi WASHIMORI
Abstract: A capacitor is disposed on a substrate that is insulative. An inductor is disposed on the substrate. The inductor includes a conductor pattern having at least one end connected to the capacitor. The capacitor includes a dielectric film that mainly contains the same constituent element as a constituent element mainly contained in the substrate and at least two electrodes that face each other with the dielectric film interposed therebetween.
-
公开(公告)号:US20210036176A1
公开(公告)日:2021-02-04
申请号:US17062461
申请日:2020-10-02
Applicant: Murata Manufacturing Co., Ltd.
Inventor: Kenji FUJIMOTO , Koshi HIMEDA , Toshihiro TADA , Tetsuro TORITSUKA , Shinji KABURAKI
Abstract: An optical semiconductor element having a mesa portion includes a substrate and semiconductor layers on the substrate. The optical semiconductor element further includes a first contact electrode, a second contact electrode on the semiconductor layer, first and second lead-out wires connected to the first and second contact electrodes, respectively, and an insulating film covering at least an upper surface of the semiconductor layer and the second contact electrode. The second lead-out wire is connected to the second contact electrode in an opening of the insulating film. An outer peripheral end of the second contact electrode in at least a portion where the second contact electrode and the second lead-out wire are connected is above and outside an outer peripheral end of a connection portion with the semiconductor layer, and an inner peripheral end is above and inside an inner peripheral end of the connection portion with the semiconductor layer.
-
公开(公告)号:US20200152545A1
公开(公告)日:2020-05-14
申请号:US16744525
申请日:2020-01-16
Applicant: Murata Manufacturing Co., Ltd.
Inventor: Atsushi KUROKAWA , Yuichi SANO , Toshihiro TADA
IPC: H01L23/367 , H01L23/00 , H01L23/31 , H01L21/78 , H01L21/56 , H01L21/3205
Abstract: A semiconductor chip is mounted on a substrate in a face-down manner. A metal film is arranged on a back surface of the semiconductor chip facing an opposite side from the substrate away from an edge of the back surface. A sealing resin layer seals the semiconductor chip with a part of the metal film being exposed from the sealing resin layer.
-
-