AC powered logic circuits and systems including same
    2.
    发明授权
    AC powered logic circuits and systems including same 有权
    交流供电的逻辑电路和包括它的系统

    公开(公告)号:US09077245B2

    公开(公告)日:2015-07-07

    申请号:US13615412

    申请日:2012-09-13

    摘要: AC powered logic circuits and systems including same are disclosed. According to one aspect, a system including a logic circuit powered using an alternating current (AC) power source includes at least one supply transistor connected to receive voltages of opposite phases from an AC power source such that the at least one supply transistor is strongly on during a first phase of the voltage of the AC power source and is strongly off during a second phase opposite the first phase of the voltage of the AC power source and at least one logic circuit connected to be powered by the AC power source through the at least one supply transistor and producing an output at an output terminal responsive to an input received at an input terminal.

    摘要翻译: 公开了交流供电的逻辑电路及包括它们的系统。 根据一个方面,一种包括使用交流(AC)电源供电的逻辑电路的系统包括至少一个电源晶体管,其被连接以接收来自AC电源的相反相位的电压,使得至少一个电源晶体管强烈地接通 在交流电源的电压的第一阶段期间,并且在与交流电源的电压的第一相位相反的第二阶段期间强制关闭,以及至少一个逻辑电路,所述至少一个逻辑电路通过所述交流电源由所述交流电源供电 至少一个电源晶体管,并响应于在输入端接收的输入而在输出端产生输出。

    Millimeter scale three-dimensional antenna structures and methods for fabricating same
    3.
    发明授权
    Millimeter scale three-dimensional antenna structures and methods for fabricating same 有权
    毫米级三维天线结构及其制造方法

    公开(公告)号:US09252501B2

    公开(公告)日:2016-02-02

    申请号:US13481928

    申请日:2012-05-28

    摘要: Millimeter scale three dimensional antenna structures and methods for fabricating such structures are disclosed. According to one method, a first substantially planar die having a first antenna structure is placed on a first surface. A second substantially planar die having at least one conductive element is placed on a second surface that forms an oblique angle with the first surface. The first and second dies are mechanically coupled to each other such that the first die and the first antenna structure extend at the oblique angle to the second die.

    摘要翻译: 公开了毫米级三维天线结构及其制造方法。 根据一种方法,具有第一天线结构的第一基本上平面的管芯被放置在第一表面上。 具有至少一个导电元件的第二基本上平面的模具放置在与第一表面形成倾斜角的第二表面上。 第一和第二管芯彼此机械耦合,使得第一管芯和第一天线结构以与第二管芯的倾斜角度延伸。

    AC POWERED LOGIC CIRCUITS AND SYSTEMS INCLUDING SAME
    4.
    发明申请
    AC POWERED LOGIC CIRCUITS AND SYSTEMS INCLUDING SAME 有权
    交流供电逻辑电路和系统,包括相同

    公开(公告)号:US20130069709A1

    公开(公告)日:2013-03-21

    申请号:US13615412

    申请日:2012-09-13

    摘要: AC powered logic circuits and systems including same are disclosed. According to one aspect, a system including a logic circuit powered using an alternating current (AC) power source includes at least one supply transistor connected to receive voltages of opposite phases from an AC power source such that the at least one supply transistor is strongly on during a first phase of the voltage of the AC power source and is strongly off during a second phase opposite the first phase of the voltage of the AC power source and at least one logic circuit connected to be powered by the AC power source through the at least one supply transistor and producing an output at an output terminal responsive to an input received at an input terminal.

    摘要翻译: 公开了交流供电的逻辑电路及包括它们的系统。 根据一个方面,一种包括使用交流(AC)电源供电的逻辑电路的系统包括至少一个电源晶体管,其被连接以接收来自AC电源的相反相位的电压,使得至少一个电源晶体管强烈地接通 在交流电源的电压的第一阶段期间,并且在与交流电源的电压的第一相位相反的第二阶段期间强制关闭,以及至少一个逻辑电路,所述至少一个逻辑电路通过交流电源由交流电源供电 至少一个电源晶体管,并响应于在输入端接收的输入而在输出端产生输出。

    Methods, systems, and computer program products for low power multimode interconnect for lossy and tightly coupled multi-channel
    5.
    发明授权
    Methods, systems, and computer program products for low power multimode interconnect for lossy and tightly coupled multi-channel 有权
    用于低功耗多模互连的方法,系统和计算机程序产品,用于有损和紧密耦合的多通道

    公开(公告)号:US08903010B2

    公开(公告)日:2014-12-02

    申请号:US13469059

    申请日:2012-05-10

    IPC分类号: H03F3/68

    摘要: Methods, systems, and computer readable media for low power multimode interconnect for lossy and tightly coupled multi-channel are disclosed. According to one aspect, a system for low power multimode interconnect includes a receiver for receiving a plurality of input signals that have been encoded by a multimode encoding equation to have voltage levels according to the multimode encoding equation and for decoding the received signals according to a multimode decoding equation to produce binary data as output, wherein the receiver includes a set of frequency-compensated amplifiers for emphasizing high-frequency components of the received input signals and a set of latches for receiving amplified signals from the frequency-compensated amplifiers and for decoding the amplified signals according to the multimode decoding equation to produce binary data as output.

    摘要翻译: 公开了用于有损和紧密耦合的多信道的低功率多模互连的方法,系统和计算机可读介质。 根据一个方面,一种用于低功率多模互连的系统包括:接收器,用于接收已经由多模式编码方程编码的多个输入信号,以具有根据多模式编码方程的电压电平,并且用于根据 多模解码方程以产生二进制数据作为输出,其中接收机包括用于强调接收的输入信号的高频分量的一组频率补偿放大器和一组用于接收来自频率补偿放大器的放大信号并用于解码的锁存器 根据多模解码方程的放大信号产生二进制数据作为输出。

    MILLIMETER SCALE THREE-DIMENSIONAL ANTENNA STRUCTURES AND METHODS FOR FABRICATING SAME
    6.
    发明申请
    MILLIMETER SCALE THREE-DIMENSIONAL ANTENNA STRUCTURES AND METHODS FOR FABRICATING SAME 有权
    千米尺度三维天线结构及其制造方法

    公开(公告)号:US20130314291A1

    公开(公告)日:2013-11-28

    申请号:US13481928

    申请日:2012-05-28

    摘要: Millimeter scale three dimensional antenna structures and methods for fabricating such structures are disclosed. According to one method, a first substantially planar die having a first antenna structure is placed on a first surface. A second substantially planar die having at least one conductive element is placed on a second surface that forms an oblique angle with the first surface. The first and second dies are mechanically coupled to each other such that the first die and the first antenna structure extend at the oblique angle to the second die.

    摘要翻译: 公开了毫米级三维天线结构及其制造方法。 根据一种方法,具有第一天线结构的第一基本上平面的管芯被放置在第一表面上。 具有至少一个导电元件的第二基本上平面的模具放置在与第一表面形成倾斜角的第二表面上。 第一和第二管芯彼此机械耦合,使得第一管芯和第一天线结构以与第二管芯的倾斜角度延伸。

    METHODS, SYSTEMS, AND COMPUTER PROGRAM PRODUCTS FOR LOW POWER MULTIMODE INTERCONNECT FOR LOSSY AND TIGHTLY COUPLED MULTI-CHANNEL
    7.
    发明申请
    METHODS, SYSTEMS, AND COMPUTER PROGRAM PRODUCTS FOR LOW POWER MULTIMODE INTERCONNECT FOR LOSSY AND TIGHTLY COUPLED MULTI-CHANNEL 有权
    低功耗多模式互连的方法,系统和计算机程序,用于损耗和轻巧耦合的多通道

    公开(公告)号:US20130300498A1

    公开(公告)日:2013-11-14

    申请号:US13469059

    申请日:2012-05-10

    IPC分类号: H03F3/68

    摘要: Methods, systems, and computer readable media for low power multimode interconnect for lossy and tightly coupled multi-channel are disclosed. According to one aspect, a system for low power multimode interconnect includes a receiver for receiving a plurality of input signals that have been encoded by a multimode encoding equation to have voltage levels according to the multimode encoding equation and for decoding the received signals according to a multimode decoding equation to produce binary data as output, wherein the receiver includes a set of frequency-compensated amplifiers for emphasizing high-frequency components of the received input signals and a set of latches for receiving amplified signals from the frequency-compensated amplifiers and for decoding the amplified signals according to the multimode decoding equation to produce binary data as output.

    摘要翻译: 公开了用于有损和紧密耦合的多信道的低功率多模互连的方法,系统和计算机可读介质。 根据一个方面,一种用于低功率多模互连的系统包括:接收器,用于接收已经由多模式编码方程编码的多个输入信号,以具有根据多模式编码方程的电压电平,并且用于根据 多模解码方程以产生二进制数据作为输出,其中接收机包括用于强调接收的输入信号的高频分量的一组频率补偿放大器和一组用于接收来自频率补偿放大器的放大信号并用于解码的锁存器 根据多模解码方程的放大信号产生二进制数据作为输出。

    Delay fault testing for chip I/O
    8.
    发明授权
    Delay fault testing for chip I/O 有权
    延迟芯片I / O的故障测试

    公开(公告)号:US09568546B2

    公开(公告)日:2017-02-14

    申请号:US13982471

    申请日:2012-02-15

    申请人: Paul D. Franzon

    发明人: Paul D. Franzon

    IPC分类号: G01R31/317

    CPC分类号: G01R31/31712 G01R31/31725

    摘要: An integrated circuit (IC) chip is provided. The IC chip includes a signal output via which an outgoing signal is transmitted, and a signal input via which an incoming data signal is received. Also included on the IC ship is a pass circuit to couple the signal output to the signal input during testing of the IC chip. Furthermore, a delay circuit produces a first timing signal and a second timing signal during testing of the IC chip. The second timing signal is delayed from the first timing signal according to a test parameter. The first timing signal triggers transmission of a test signal via the signal output, and the second timing signal triggers sampling of the received test signal via the signal input.

    摘要翻译: 提供集成电路(IC)芯片。 IC芯片包括通过其发送输出信号的信号输出和接收输入数据信号的信号输入。 IC船上还包括一个通过电路,用于在IC芯片测试期间将信号输出耦合到信号输入端。 此外,延迟电路在IC芯片的测试期间产生第一定时信号和第二定时信号。 第二定时信号根据测试参数从第一定时信号延迟。 第一定时信号通过信号输出触发测试信号的传输,第二定时信号通过信号输入触发所接收的测试信号的采样。

    DELAY FAULT TESTING FOR CHIP I/O
    9.
    发明申请
    DELAY FAULT TESTING FOR CHIP I/O 审中-公开
    延迟故障测试用于芯片I / O

    公开(公告)号:US20130314102A1

    公开(公告)日:2013-11-28

    申请号:US13982471

    申请日:2012-02-15

    申请人: Paul D. Franzon

    发明人: Paul D. Franzon

    IPC分类号: G01R31/317

    CPC分类号: G01R31/31712 G01R31/31725

    摘要: An integrated circuit (IC) chip is provided. The IC chip includes a signal output via which an outgoing signal is transmitted, and a signal input via which an incoming data signal is received. Also included on the IC ship is a pass circuit to couple the signal output to the signal input during testing of the IC chip. Furthermore, a delay circuit produces a first timing signal and a second timing signal during testing of the IC chip. The second timing signal is delayed from the first timing signal according to a test parameter. The first timing signal triggers transmission of a test signal via the signal output, and the second timing signal triggers sampling of the received test signal via the signal input.

    摘要翻译: 提供集成电路(IC)芯片。 IC芯片包括通过其发送输出信号的信号输出和接收输入数据信号的信号输入。 IC船上还包括一个通过电路,用于在IC芯片测试期间将信号输出耦合到信号输入端。 此外,延迟电路在IC芯片的测试期间产生第一定时信号和第二定时信号。 第二定时信号根据测试参数从第一定时信号延迟。 第一定时信号通过信号输出触发测试信号的传输,第二定时信号通过信号输入触发所接收的测试信号的采样。

    Systems, methods, and computer readable media for fractional pre-emphasis of multi-mode interconnect
    10.
    发明授权
    Systems, methods, and computer readable media for fractional pre-emphasis of multi-mode interconnect 有权
    用于多模互连的分数预加重的系统,方法和计算机可读介质

    公开(公告)号:US08208578B2

    公开(公告)日:2012-06-26

    申请号:US12820113

    申请日:2010-06-21

    IPC分类号: H04L25/34 H04L25/49

    CPC分类号: H04L25/0286 H04L25/4917

    摘要: Systems, methods, and computer readable media for fractional pre-emphasis of multi-mode interconnect are disclosed. According to one aspect, the subject matter described herein includes a method for fractional pre-emphasis of multi-mode interconnect. Multiple bits of binary data are periodically received. For each period, the multiple bits of binary data are encoded into multiple scalar values, each value representing a level of an analog signal to be output over a multi-mode interconnect system during the current period. Multiple analog signal outputs are generated corresponding to multiple scalar values, each signal output being driven to a level according to its corresponding scalar value. For each representative scalar value, a difference between the scalar value generated during the current period and the scalar value generated during the previous period is determined, and a pre-emphasis signal that is proportional to the difference is generated. Pre-emphasize each analog signal output according to the respective pre-emphasis signal, where the analog signal is pre-emphasized for a fraction of a period that is less than the entire period.

    摘要翻译: 公开了用于多模互连的分数预加重的系统,方法和计算机可读介质。 根据一个方面,本文描述的主题包括用于多模互连的分数预加重的方法。 定期接收多位二进制数据。 对于每个周期,二进制数据的多个比特被编码成多个标量值,每个值表示在当前周期内通过多模式互连系统输出的模拟信号的电平。 对应于多个标量值产生多个模拟信号输出,每个信号输出根据其对应的标量值被驱动到一个电平。 对于每个代表标量值,确定在当前周期期间产生的标量值与在前一周期期间产生的标量值之间的差异,并且产生与该差异成比例的预加重信号。 根据相应的预加重信号预加强每个模拟信号输出,其中模拟信号被预先强调少于小于整个周期的周期的一小部分。