-
公开(公告)号:US10804218B2
公开(公告)日:2020-10-13
申请号:US16110674
申请日:2018-08-23
Applicant: SAMSUNG ELECTRONICS CO., LTD.
Inventor: Young-Lyong Kim , Seung-Duk Baek
Abstract: A semiconductor package includes a semiconductor chip that includes a first region and a second region spaced apart from the first region; a plurality of connection bumps disposed under the first region of the semiconductor chip; and a protection layer that covers a bottom surface of the semiconductor chip in the second region, wherein the protection layer does not cover the bottom surface of the semiconductor chip in the first region and is not disposed between the plurality of connection bumps. The semiconductor chip of the semiconductor package is protected by the protection layer.
-
公开(公告)号:US11955399B2
公开(公告)日:2024-04-09
申请号:US18137803
申请日:2023-04-21
Applicant: SAMSUNG ELECTRONICS CO., LTD.
Inventor: Ae-Nee Jang , Seung-Duk Baek , Tae-Heon Kim
IPC: H01L23/34 , H01L23/31 , H01L23/367 , H01L23/373 , H01L23/48 , H01L23/498 , H01L23/538
CPC classification number: H01L23/367 , H01L23/3157 , H01L23/3738 , H01L23/481 , H01L23/49816 , H01L23/49827 , H01L23/5384
Abstract: A semiconductor package may include a package substrate, an interposer, a logic chip, at least one memory chip and a heat sink. The interposer may be located over an upper surface of the package substrate. The interposer may be electrically connected with the package substrate. The logic chip may be located over an upper surface of the interposer. The logic chip may be electrically connected with the interposer. The memory chip may be located over an upper surface of the interposer. The memory chip may be electrically connected with the interposer and the logic chip. The heat sink may make thermal contact with the upper surface of the logic chip to dissipate heat in the logic chip.
-
公开(公告)号:US11133232B2
公开(公告)日:2021-09-28
申请号:US16417826
申请日:2019-05-21
Applicant: SAMSUNG ELECTRONICS CO., LTD.
Inventor: Ae-Nee Jang , Seung-Duk Baek
Abstract: A semiconductor device is provided. The semiconductor device includes a functional circuit; a plurality of electrostatic discharge (ESD) protection circuits formed independently of the functional circuit, wherein each of the plurality of ESD protection circuits includes a plurality of junctions having different sizes and capacities, each of the plurality of ESD protection circuits is configured to perform an ESD test in different processes of fabrication of the semiconductor device; and a plurality of test pads connected to the plurality of ESD protection circuits and the functional circuit, respectively, wherein each of the plurality of test pads is configured to receive a test signal for the ESD test.
-
公开(公告)号:US11056414B2
公开(公告)日:2021-07-06
申请号:US16507974
申请日:2019-07-10
Applicant: SAMSUNG ELECTRONICS CO., LTD.
Inventor: Ae-Nee Jang , Seung-Duk Baek , Tae-Heon Kim
IPC: H01L23/34 , H01L23/367 , H01L23/31 , H01L23/48 , H01L23/373 , H01L23/498 , H01L23/538
Abstract: A semiconductor package may include a package substrate, an interposer, a logic chip, at least one memory chip and a heat sink. The interposer may be located over an upper surface of the package substrate. The interposer may be electrically connected with the package substrate. The logic chip may be located over an upper surface of the interposer. The logic chip may be electrically connected with the interposer. The memory chip may be located over an upper surface of the interposer. The memory chip may be electrically connected with the interposer and the logic chip. The heat sink may make thermal contact with the upper surface of the logic chip to dissipate heat in the logic chip.
-
公开(公告)号:US20200013753A1
公开(公告)日:2020-01-09
申请号:US16359097
申请日:2019-03-20
Applicant: SAMSUNG ELECTRONICS CO., LTD.
Inventor: Kyoung-Soo Kim , Seung-Duk Baek , Sun-Won Kang , Ho-Geon Song , Gun-Ho Chang
IPC: H01L25/065 , H01L23/48 , H01L23/00 , H01L23/528 , H01L23/31 , H01L23/498
Abstract: A semiconductor chip includes a semiconductor substrate, a through electrode, an inter-mediation pad, an upper pad, and a rewiring line. The semiconductor substrate includes a first surface that is an active surface and a second surface that is opposite to the first surface. The through electrode penetrates the semiconductor substrate and is disposed in at least one column in a first direction in a center portion of the semiconductor substrate. The inter-mediation pad is disposed in at least one column in the first direction in an edge portion of the second surface. The upper pad is disposed on the second surface and connected to the through electrode. The rewiring line is disposed on the second surface and connects the inter-mediation pad to the upper pad.
-
公开(公告)号:US11081425B2
公开(公告)日:2021-08-03
申请号:US16505040
申请日:2019-07-08
Applicant: SAMSUNG ELECTRONICS CO., LTD.
Inventor: Gun-Ho Chang , Seung-Duk Baek
IPC: H01L23/48 , H01L23/498 , H01L23/538 , H01L27/108
Abstract: A semiconductor package includes a base wafer including a first substrate and at least one first through via electrode extending through the first substrate, and a first semiconductor chip provided on the base wafer. The first semiconductor chip includes a second substrate; and at least one second through via electrode extending through the second substrate. The at least one second through via electrode is provided on the at least one first through via electrode to be electrically connected to the at least one first through via electrode. A first diameter of the at least one first through via electrode in a first direction is greater than a second diameter of the at least one second through via electrode in the first direction.
-
公开(公告)号:US11664292B2
公开(公告)日:2023-05-30
申请号:US17340197
申请日:2021-06-07
Applicant: SAMSUNG ELECTRONICS CO., LTD.
Inventor: Ae-Nee Jang , Seung-Duk Baek , Tae-Heon Kim
IPC: H01L23/34 , H01L23/367 , H01L23/31 , H01L23/48 , H01L23/373 , H01L23/498 , H01L23/538
CPC classification number: H01L23/367 , H01L23/3157 , H01L23/3738 , H01L23/481 , H01L23/49816 , H01L23/49827 , H01L23/5384
Abstract: A semiconductor package may include a package substrate, an interposer, a logic chip, at least one memory chip and a heat sink. The interposer may be located over an upper surface of the package substrate. The interposer may be electrically connected with the package substrate. The logic chip may be located over an upper surface of the interposer. The logic chip may be electrically connected with the interposer. The memory chip may be located over an upper surface of the interposer. The memory chip may be electrically connected with the interposer and the logic chip. The heat sink may make thermal contact with the upper surface of the logic chip to dissipate heat in the logic chip.
-
公开(公告)号:US10756062B2
公开(公告)日:2020-08-25
申请号:US16359097
申请日:2019-03-20
Applicant: SAMSUNG ELECTRONICS CO., LTD.
Inventor: Kyoung-Soo Kim , Seung-Duk Baek , Sun-Won Kang , Ho-Geon Song , Gun-Ho Chang
IPC: H01L23/48 , H01L23/52 , H01L29/40 , H01L25/065 , H01L23/00 , H01L23/528 , H01L23/31 , H01L23/498
Abstract: A semiconductor chip includes a semiconductor substrate, a through electrode, an inter-mediation pad, an upper pad, and a rewiring line. The semiconductor substrate includes a first surface that is an active surface and a second surface that is opposite to the first surface. The through electrode penetrates the semiconductor substrate and is disposed in at least one column in a first direction in a center portion of the semiconductor substrate. The inter-mediation pad is disposed in at least one column in the first direction in an edge portion of the second surface. The upper pad is disposed on the second surface and connected to the through electrode. The rewiring line is disposed on the second surface and connects the inter-mediation pad to the upper pad.
-
公开(公告)号:US10658300B2
公开(公告)日:2020-05-19
申请号:US16102391
申请日:2018-08-13
Applicant: SAMSUNG ELECTRONICS CO., LTD.
Inventor: Young-Lyong Kim , Seung-Duk Baek
IPC: H01L23/538 , H01L25/065 , H01L23/00 , H01L25/00
Abstract: A semiconductor package includes a lower chip, an upper chip on the lower chip, and an adhesive layer between the lower chip and the upper chip. The lower chip has first through silicon vias (TSVs) and pads on an upper surface thereof. The pads are connected to the first TSVs, respectively. The upper chip includes bumps on a lower surface thereof. The bumps are bonded to the pads. Vertical centerlines of the bumps are aligned with vertical centerlines of the first TSVs, respectively. The vertical centerlines of the bumps are offset from the vertical centerlines of the pads, respectively, in a peripheral region of the lower chip.
-
-
-
-
-
-
-
-