-
公开(公告)号:US20240267050A1
公开(公告)日:2024-08-08
申请号:US18641199
申请日:2024-04-19
Applicant: STMICROELECTRONICS (ROUSSET) SAS
Inventor: Jean-Francois LINK , Mark WALLIS , Joran PANTEL
IPC: H03K19/17736 , H03K19/173
CPC classification number: H03K19/17744 , H03K19/1737 , H03K19/1774
Abstract: A system on chip includes a programmable logic array. The system on chip also includes a signal conditioner coupled to a data input of the programmable logic array and configured to condition a data signal prior to processing the data signal with the programmable logic array. The signal conditioner can selectively condition the signal by one or both of synchronizing the data signal with a clock signal of the programmable logic array and generating a pulse from the data signal with an edge detector.
-
2.
公开(公告)号:US20240178842A1
公开(公告)日:2024-05-30
申请号:US18435913
申请日:2024-02-07
Applicant: STMICROELECTRONICS (ROUSSET) SAS
Inventor: Mark WALLIS , Jean-Francois LINK , Joran PANTEL
IPC: H03K19/17724 , H03K19/173 , H03K19/17736 , H03K19/20
CPC classification number: H03K19/17724 , H03K19/1737 , H03K19/1774 , H03K19/17744 , H03K19/20
Abstract: An integrated circuit includes a programmable logic block. The programmable logic block includes a programmable logic array (PLA) and a field programmable gate array (FPGA). The PLA includes logic cells having a first architecture. The FPGA includes logic cells having a second architecture more complex than the first architecture. The programmable logic block includes an interface coupled to the PLA and the FPGA. An integrated circuit may also include circuitry for selecting one of plurality of clock signals for logic cells of a PLA.
-
公开(公告)号:US20230387917A1
公开(公告)日:2023-11-30
申请号:US17827515
申请日:2022-05-27
Applicant: STMICROELECTRONICS (ROUSSET) SAS
Inventor: Jean-Francois LINK , Mark WALLIS , Joran PANTEL
IPC: H03K19/17724 , H03K19/173 , H03K19/17704 , H03K19/096 , H03K3/0233
CPC classification number: H03K19/17724 , H03K19/1737 , H03K19/17708 , H03K19/096 , H03K3/0233
Abstract: An integrated circuit includes a programmable logic array. The programmable logic array incudes a plurality of logic elements arranged in rows and columns. Each logic element includes a direct output and a synchronized output. The direct output of each logic element is coupled to all other logic elements of higher rank, but is not coupled to logic elements of lower rank.
-
公开(公告)号:US20180323695A1
公开(公告)日:2018-11-08
申请号:US15949690
申请日:2018-04-10
Applicant: STMicroelectronics (Rousset) SAS
Inventor: Jean-Francois LINK , Vincent ONDE
CPC classification number: H02M1/08 , H02M2001/0012 , H02M2001/0029 , H03K3/017 , H03K4/08 , H03K7/08
Abstract: A control signal is applied to a pulse generating circuit configured to generate pulses that are modulated in width. A circuit provides for slope-compensation of the control signal. The circuit includes a digital-to-analog converter that generates a decreasing sawtooth signal. A triggering circuit operates to trigger steps of the sawtooth signal and resetting the sawtooth signal. The sawtooth signal is reset at a cadence of a frequency of the pulses that are modulated in width.
-
5.
公开(公告)号:US20240014819A1
公开(公告)日:2024-01-11
申请号:US17861067
申请日:2022-07-08
Applicant: STMICROELECTRONICS (ROUSSET) SAS
Inventor: Mark WALLIS , Jean-Francois LINK , Joran PANTEL
IPC: H03K19/17724 , H03K19/17736 , H03K19/173 , H03K19/20
CPC classification number: H03K19/17724 , H03K19/1774 , H03K19/17744 , H03K19/1737 , H03K19/20
Abstract: An integrated circuit includes a programmable logic block. The programmable logic block includes a programmable logic array (PLA) and a field programmable gate array (FPGA). The PLA includes logic cells having a first architecture. The FPGA includes logic cells having a second architecture more complex than the first architecture. The programmable logic block includes an interface coupled to the PLA and the FPGA. An integrated circuit may also include circuitry for selecting one of plurality of clock signals for logic cells of a PLA.
-
公开(公告)号:US20230353154A1
公开(公告)日:2023-11-02
申请号:US17733934
申请日:2022-04-29
Applicant: STMICROELECTRONICS (ROUSSET) SAS
Inventor: Jean-Francois LINK , Mark WALLIS , Joran PANTEL
IPC: H03K19/17736 , H03K19/173
CPC classification number: H03K19/17744 , H03K19/1737 , H03K19/1774
Abstract: A system on chip includes a programmable logic array. The system on chip also includes a signal conditioner coupled to a data input of the programmable logic array and configured to condition a data signal prior to processing the data signal with the programmable logic array. The signal conditioner can selectively condition the signal by one or both of synchronizing the data signal with a clock signal of the programmable logic array and generating a pulse from the data signal with an edge detector.
-
公开(公告)号:US20180323793A1
公开(公告)日:2018-11-08
申请号:US15946324
申请日:2018-04-05
Applicant: STMicroelectronics (Rousset) SAS
Inventor: Vincent ONDE , Jean-Francois LINK
IPC: H03M1/06
Abstract: A programmable digital-to-analog converter includes an analog circuit that converts a binary word into a value of analog voltage and a digital circuit that supplies the binary word starting from a maximum value decremented by a decrement value.
-
-
-
-
-
-