-
公开(公告)号:US20150140785A1
公开(公告)日:2015-05-21
申请号:US14488883
申请日:2014-09-17
Applicant: Samsung Electronics Co., Ltd.
Inventor: Byoung-Soo KWAK , Youngsu KIM , Sangwook PARK , Taeje CHO
IPC: H01L21/78 , H01L23/544 , H01L21/683 , H01L21/02 , H01L21/268
CPC classification number: H01L21/78 , H01L21/02013 , H01L21/268 , H01L21/6835 , H01L23/544 , H01L2221/68327 , H01L2221/6834 , H01L2223/54493 , H01L2924/0002 , H01L2924/00
Abstract: A method of manufacturing a semiconductor device include preparing an initial substrate including an edge region and a central region in which circuit patterns are formed, forming a reforming region in the edge region of the initial substrate, grinding the initial substrate to form a substrate, and cutting the substrate to form a semiconductor chip including each of the circuit patterns. A crystal structure of the reforming region is different from that of the initial substrate.
Abstract translation: 制造半导体器件的方法包括制备包括边缘区域和形成电路图案的中心区域的初始衬底,在初始衬底的边缘区域中形成重整区域,研磨初始衬底以形成衬底,以及 切割基板以形成包括每个电路图案的半导体芯片。 重整区域的晶体结构与初始衬底的晶体结构不同。
-
公开(公告)号:US20220122918A1
公开(公告)日:2022-04-21
申请号:US17492788
申请日:2021-10-04
Applicant: SAMSUNG ELECTRONICS CO., LTD.
Inventor: Byoung-Soo KWAK , Ji-Seok HONG
IPC: H01L23/538 , H01L23/31 , H01L25/065
Abstract: A semiconductor package includes a first semiconductor chip having a first face and a second face opposite thereto. The first semiconductor chip includes a first wiring layer having a surface that forms the first face. A second semiconductor chip disposed on the first face of the first semiconductor chip includes a second wiring layer directly contacting the first wiring layer. A first mold layer is disposed on one lateral side of the first semiconductor chip and directly contacts the second wiring layer. A first via penetrates the first mold layer. A width of the first wiring layer and the first semiconductor chip in a horizontal direction are substantially the same. A width of the second wiring layer and the second semiconductor chip in the horizontal direction are substantially the same. A height of the first via and the first semiconductor chip in the vertical direction are substantially the same.
-
公开(公告)号:US20150130083A1
公开(公告)日:2015-05-14
申请号:US14488707
申请日:2014-09-17
Applicant: SAMSUNG ELECTRONICS CO., LTD.
Inventor: Sang-Sick PARK , In-Young LEE , Byoung-Soo KWAK , Min-Soo KIM , Sang-Wook PARK , Tae-Je CHO
IPC: H01L25/065 , H01L23/34 , H01L23/31 , H01L21/56
CPC classification number: H01L25/0657 , H01L21/563 , H01L23/3128 , H01L23/3157 , H01L23/36 , H01L23/481 , H01L23/49816 , H01L2224/16146 , H01L2224/16225 , H01L2224/17181 , H01L2224/32145 , H01L2224/32225 , H01L2224/73104 , H01L2224/73204 , H01L2224/73253 , H01L2224/83191 , H01L2224/94 , H01L2924/15311 , H01L2924/18161 , H01L2224/11 , H01L2224/27 , H01L2924/00
Abstract: A semiconductor device and a method of fabricating the same includes providing a first semiconductor chip which has first connection terminals, providing a second semiconductor chip which comprises top and bottom surfaces facing each other and has second connection terminals and a film-type first underfill material formed on the bottom surface thereof, bonding the first semiconductor chip to a mounting substrate by using the first connection terminals, bonding the first semiconductor chip and the second semiconductor chip by using the first underfill material, and forming a second underfill material which fills a space between the mounting substrate and the first semiconductor chip and covers side surfaces of the first semiconductor chip and at least part of side surfaces of the second semiconductor chip.
Abstract translation: 一种半导体器件及其制造方法包括提供具有第一连接端子的第一半导体芯片,提供第二半导体芯片,该第二半导体芯片包括彼此相对的顶表面和底表面,并且具有第二连接端子和形成的膜型第一底部填充材料 在其底面上,通过使用第一连接端子将第一半导体芯片接合到安装基板,通过使用第一底部填充材料接合第一半导体芯片和第二半导体芯片,以及形成填充第二底部填充材料之间的空间的第二底部填充材料 安装基板和第一半导体芯片,并且覆盖第一半导体芯片的侧表面和第二半导体芯片的至少一部分侧表面。
-
-