-
公开(公告)号:US10607683B2
公开(公告)日:2020-03-31
申请号:US16059791
申请日:2018-08-09
Applicant: SAMSUNG ELECTRONICS CO., LTD.
Inventor: Hoon Shin , Do Yeon Kim , Ho Young Song
IPC: G11C11/406 , G11C11/4091
Abstract: A semiconductor memory device and a memory system having the same are provided. The semiconductor memory device includes a memory cell array including plural memory cell array blocks, and a refresh controller configured to control the memory cell array blocks to perform a normal refresh operation and a hammer refresh operation. The refresh controller controls one or more third memory cell array blocks excluding a first memory cell array block and one or more second memory cell array blocks adjacent to the first memory cell array block to perform the hammer refresh operation while the normal refresh operation is performed on the first memory cell array block among the memory cell array blocks.
-
公开(公告)号:US10860222B2
公开(公告)日:2020-12-08
申请号:US16354473
申请日:2019-03-15
Applicant: Samsung Electronics Co., Ltd.
Inventor: Hoon Shin , Do-Yeon Kim , Ho-Young Song
IPC: G06F3/06 , G11C11/406 , G06F12/02
Abstract: Provided are memory devices configured to perform row hammer handling operations, and memory systems including such memory devices. An example memory device may include a memory cell array including a plurality of memory cell rows; a row hammer handler that is configured to determine whether to perform a row hammer handling operation to refresh adjacent memory cell rows adjacent to a first row that is being intensively accessed from among the memory cell rows, resulting in a determination result; and a refresh manager configured to perform either a normal refresh operation for sequentially refreshing the memory cell rows or the row hammer handling operation, based on the determination result of the row hammer handler.
-
公开(公告)号:US11568917B1
公开(公告)日:2023-01-31
申请号:US17504705
申请日:2021-10-19
Applicant: SAMSUNG ELECTRONICS CO., LTD.
Inventor: Hoon Shin , Yeonhong Park , Jaewook Lee , Eojin Lee , Woosuk Kwon , Jungho Ahn , Taejun Ham
IPC: G11C11/4078
Abstract: A hammer refresh row address detector includes a control logic unit that receives a row address applied along with an active command, to increase a hit count stored in a corresponding entry when the row address is present in candidate aggressor row addresses stored in n entries. The control logic determines a candidate aggressor row address stored in an entry in which the hit count equals a threshold value to be a target aggressor row address. The control logic generates a victim row address adjacent to the target aggressor row address as a hammer refresh row address to accompany a hammer refresh command. The control logic increases the miss count value when the row address is not present in the candidate aggressor row addresses stored in the n entries and no hit count within the n entries is identical to the miss count value.
-
公开(公告)号:US10811077B2
公开(公告)日:2020-10-20
申请号:US16235638
申请日:2018-12-28
Applicant: SAMSUNG ELECTRONICS CO., LTD.
Inventor: Hoon Shin , Do-Yeon Kim , Ho-Young Song , Dong-Su Lee
IPC: G11C11/406
Abstract: A memory device a plurality of memory banks, a hammer address manager, and a refresh controller. The hammer address manager manages access addresses with respect to the plurality of memory banks and provides a hammer address for a hammer refresh operation among the access addresses, the hammer address being the access address that is accessed more than other access addresses. The refresh controller generates a hammer refresh address signal based on the hammer address, the hammer refresh address signal corresponding to a row that is physically adjacent to a row corresponding to the hammer address such that the row physically adjacent to the row corresponding to the hammer address is refreshed by the hammer refresh operation.
-
公开(公告)号:US11194653B2
公开(公告)日:2021-12-07
申请号:US16668090
申请日:2019-10-30
Applicant: SAMSUNG ELECTRONICS CO., LTD.
Inventor: Yesin Ryu , Sanguhn Cha , Hyungi Kim , Hoon Shin
Abstract: A semiconductor memory device and a memory system including the same are provided. The semiconductor memory device includes a memory cell array including memory blocks, a local parity memory block, and a register block. The memory blocks respectively store pieces of partial local data in response to a plurality of column selection signals, or a first partial global parity in response to a global parity column selection signal. The local parity memory block stores local parities of local data in response to the plurality of column selection signals, or a second partial global parity in response to the global parity column selection signal. The register block generates a global parity including the first partial global parities and the second partial global parity. Each piece of local data includes the partial local data, and the global parity is a parity of the pieces of local data and the local parities.
-
公开(公告)号:US20200319960A1
公开(公告)日:2020-10-08
申请号:US16668090
申请日:2019-10-30
Applicant: SAMSUNG ELECTRONICS CO., LTD.
Inventor: Yesin RYU , Sanguhn Cha , Hyungi Kim , Hoon Shin
Abstract: A semiconductor memory device and a memory system including the same are provided. The semiconductor memory device includes a memory cell array including memory blocks, a local parity memory block, and a register block. The memory blocks respectively store pieces of partial local data in response to a plurality of column selection signals, or a first partial global parity in response to a global parity column selection signal. The local parity memory block stores local parities of local data in response to the plurality of column selection signals, or a second partial global parity in response to the global parity column selection signal. The register block generates a global parity including the first partial global parities and the second partial global parity. Each piece of local data includes the partial local data, and the global parity is a parity of the pieces of local data and the local parities.
-
-
-
-
-