-
公开(公告)号:US20200306754A1
公开(公告)日:2020-10-01
申请号:US16444282
申请日:2019-06-18
Applicant: Shanghai AVIC OPTO Electronics Co., Ltd.
Inventor: Kerui XI , Feng QIN , Jine LIU , Xiaohe LI , Tingting CUI
IPC: B01L3/00
Abstract: A microfluidic chip, a method for driving a microfluidic chip and an analysis apparatus are provided. An exemplary microfluidic chip includes a substrate; a number of M driving electrodes disposed on a side of the substrate and arranged along a first direction; and a number of N signal terminals electrically connected to the number of M driving electrodes. Any three adjacent driving electrodes are connected to different signal terminals, respectively; a number of A of the number of M driving electrodes are connected to a same signal terminal; and M, N and A are positive integers, and M≥4, N≥3, M>N, and A≥2.
-
公开(公告)号:US20220084973A1
公开(公告)日:2022-03-17
申请号:US17451621
申请日:2021-10-20
Applicant: Shanghai AVIC OPTO Electronics Co., Ltd.
Inventor: Kerui XI , Feng QIN , Jine LIU , Xiaohe LI , Tingting CUI
Abstract: Chip package structure is provided. The chip package structure includes: a chip, the chip including metal pins; an organic polymer material layer, the organic polymer material layer being located on a side of the metal pins away from the chip, the organic polymer material layer including a first via hole, and the organic polymer material layer including a first surface away from the chip; metal parts, at least a portion of the metal parts being located in the first via hole, the metal parts and metal pins being electrically connected, the metal parts including a second surface away from the chip, and the second surface and the first surface being flush to each other; and an encapsulating layer, the encapsulating layer being located on a side of the metal parts away from the organic polymer material layer.
-
公开(公告)号:US20200312772A1
公开(公告)日:2020-10-01
申请号:US16441501
申请日:2019-06-14
Applicant: Shanghai AVIC OPTO Electronics Co., Ltd.
IPC: H01L23/538 , H01L23/31 , H01L23/00 , H01L21/48 , H01L21/56
Abstract: Chip package structure and chip package method are provided. The chip package structure includes an encapsulating layer, a redistribution layer, a soldering pad group, and bare chips. Connecting posts is formed on a side of the bare chips. The encapsulating layer covers the bare chips and the connecting posts, while exposes a side of the connecting posts away from the bare chips. The redistribution layer on the connecting posts includes a first redistribution wire, a second redistribution wire, and a third redistribution wire. The first redistribution wire and the second redistribution wire are electrically connected to at least one connecting post respectively, and the third redistribution layer is electrically connected to remaining connecting posts. The soldering pad group on the redistribution layer includes an input soldering pad electrically connected to the first redistribution wire and an output soldering pad electrically connected to the second redistribution wire.
-
4.
公开(公告)号:US20200312763A1
公开(公告)日:2020-10-01
申请号:US16441243
申请日:2019-06-14
Applicant: Shanghai AVIC OPTO Electronics Co., Ltd.
Inventor: Kerui XI , Feng QIN , Jine LIU , Xiaohe LI , Tingting CUI , Xuhui PENG
IPC: H01L23/522 , H01L23/31 , H01L23/528 , H01L49/02 , H01L25/16 , H01L21/56
Abstract: Chip package structure and chip package method are provided. The chip package structure includes an encapsulating layer, a first metal layer, a second metal layer, and bare chips. The bare chips include first bare chips and second bare chips. First-connecting-posts are formed on a side of the first bare chips and on a side of the second bare chips. The encapsulating layer covers the bare chips and the first-connecting-posts. The first metal layer is disposed on the side of the first-connecting-posts away from the bare chips and includes first capacitor polar plates and conductive parts. The first capacitor polar plates are electrically connected to the first-connecting-posts on the first bare chips, and the conductive parts are electrically connected to the first-connecting-posts on the second bare chips. The second metal layer is disposed on a side of the first metal layer away from the encapsulating layer and includes second capacitor polar plates electrically connected to the conductive parts.
-
公开(公告)号:US20220270555A1
公开(公告)日:2022-08-25
申请号:US17733534
申请日:2022-04-29
Applicant: Shanghai AVIC OPTO Electronics Co., Ltd.
Inventor: Kerui XI , Xiaohe LI , Feng QIN , Jine LIU , Tingting CUI , Baiquan LIN
IPC: G09G3/34 , B01L3/00 , G01N27/22 , H01L27/12 , H03K17/687
Abstract: A panel and its drive method are provided. The panel includes: a substrate, an array layer and an electrode array layer, where the array layer is on a side of the substrate; the electrode array layer is on a side of the array layer away from the substrate; and the array layer includes an active layer, a gate metal layer and a source/drain metal layer; the substrate includes a plurality of drive units arranged in an array, a plurality of scan line groups and a plurality of data line groups; the scan line group includes first scan lines and second scan lines adjacent to the first scan lines, extending in a first direction; and the data line group includes first data lines and second data lines adjacent to the first data lines, extending in a second direction.
-
公开(公告)号:US20210280525A1
公开(公告)日:2021-09-09
申请号:US17330236
申请日:2021-05-25
Applicant: Shanghai AVIC OPTO Electronics Co., Ltd.
Inventor: Kerui XI , Feng QIN , Jine LIU , Xiaohe LI , Tingting CUI
IPC: H01L23/538 , H01L21/48 , H01L21/56 , H01L23/31 , H01L23/544 , H01L23/00
Abstract: Packaging method for forming the panel-level chip device is provided. The panel-level chip device includes a plurality of first bare chips disposed on a supporting base, and a plurality of first connection pillars. The panel-level chip device also includes a first encapsulation layer, and a first redistribution layer. The first redistribution layer includes a plurality of first redistribution elements and a plurality of second redistribution elements. Further, the panel-level chip device includes a solder ball group including a plurality of first solder balls. First connection pillars having a same electrical signal are electrically connected to each other by a first redistribution element. Each of remaining first connection pillars is electrically connected to one second redistribution element. The one second redistribution element is further electrically connected to a first solder ball of the plurality of first solder balls.
-
公开(公告)号:US20200328159A1
公开(公告)日:2020-10-15
申请号:US16457290
申请日:2019-06-28
Applicant: Shanghai AVIC OPTO Electronics Co., Ltd.
Inventor: Kerui XI , Feng QIN , Jine LIU , Xiaohe LI , Tingting CUI
IPC: H01L23/538 , H01L23/31 , H01L23/544 , H01L23/00 , H01L21/48 , H01L21/56
Abstract: A panel-level chip device and a packaging method for forming the panel-level chip device are provided. The panel-level chip device includes a plurality of first bare chips disposed on a supporting base, and a plurality of first connection pillars. The panel-level chip device also includes a first encapsulation layer, and a first redistribution layer. The first redistribution layer includes a plurality of first redistribution elements and a plurality of second redistribution elements. Further, the panel-level chip device includes a solder ball group including a plurality of first solder balls. First connection pillars having a same electrical signal are electrically connected to each other by a first redistribution element. Each of remaining first connection pillars is electrically connected to one second redistribution element. The one second redistribution element is further electrically connected to a first solder ball of the plurality of first solder balls.
-
公开(公告)号:US20200316591A1
公开(公告)日:2020-10-08
申请号:US16457939
申请日:2019-06-29
Applicant: Shanghai AVIC OPTO Electronics Co., Ltd.
Inventor: Kerui XI , Xiaohe LI , Feng QIN , Jine LIU , Tingting CUI , Baiquan LIN
IPC: B01L3/00 , H01L27/12 , H03K17/687 , G01N27/22 , G09G3/34
Abstract: A drive circuit and its drive method, and a panel and its drive method are provided. The drive circuit includes a step-up unit, a plurality of signal input terminals and a signal output terminal. The step-up unit includes a first module, a second module and a first capacitor. The first module is configured to transmit a signal of a third signal input terminal to a first electrode of the first capacitor. The second module is configured to transmit a signal of a fourth signal input terminal to a second electrode of the first capacitor at a first time period which generates a voltage difference between two electrodes of the first capacitor, and to transmit the signal of the fourth signal input terminal to the second electrode of the first capacitor at a second time period which further increases a signal of the first electrode of the first capacitor.
-
公开(公告)号:US20200312779A1
公开(公告)日:2020-10-01
申请号:US16456392
申请日:2019-06-28
Applicant: Shanghai AVIC OPTO Electronics Co., Ltd.
Inventor: Kerui XI , Feng QIN , Jine LIU , Xiaohe LI , Tingting CUI
IPC: H01L23/544 , H01L23/48 , H01L23/31 , H01L21/683 , H01L21/56 , H01L21/02
Abstract: Chip package method and chip package structure are provided. The chip package method includes: providing a transparent substrate including a first side and a second side; coating the first side of the transparent substrate with an organic polymer material layer; depositing a protective layer on the organic polymer material layer; forming alignment parts on the protective layer; attaching a plurality of chips including metal pins; forming an encapsulating layer on the protective layer; polishing the encapsulating layer to expose the metal pins; forming a first insulating layer; forming first through holes in the first insulating layer; forming metal parts extending along sidewalls of the first through holes; and irradiating the second side of the transparent substrate by a laser to lift off the transparent substrate. The metal parts are insulated from each other and electrically connected to the metal pins.
-
-
-
-
-
-
-
-