Multiple parallel digital data stream channel controller architecture
    1.
    发明授权
    Multiple parallel digital data stream channel controller architecture 失效
    多并行数字数据流通道控制器架构

    公开(公告)号:US5822553A

    公开(公告)日:1998-10-13

    申请号:US614729

    申请日:1996-03-13

    CPC分类号: G06F13/122

    摘要: A multiple data stream channel controller providing demand driven transport of multiple data streams concurrently in real time through a peripheral data channel coupled between a general purpose processor system and a special purpose processor system. The controller comprises a first bus master interface coupleable to a general purpose processor system bus, a second bus master interface coupleable to a special purpose processor system bus, a segmentable buffer memory and a controller that directs the transfer of data segments between the first and second bus master interfaces via the segmentable buffer memory. The controller is responsive to a plurality of signals provided by the special purpose processor bus to request transfer of successive data segments from a respective plurality of data streams staged in the segmentable buffer memory. The controller moderates the transfer of successive data segments of the respective plurality of data streams via the first bus master interface to the segmentable buffer memory.

    摘要翻译: 多数据流信道控制器通过耦合在通用处理器系统和专用处理器系统之间的外围数据信道实时同时提供多个数据流的需求驱动传输。 控制器包括可耦合到通用处理器系统总线的第一总线主机接口,可耦合到专用处理器系统总线的第二总线主机接口,可分段缓冲存储器和控制器,其指导数据段在第一和第二 总线主机接口通过可分段缓冲存储器。 控制器响应于由专用处理器总线提供的多个信号,以请求从可分段缓冲存储器中分段的相应多个数据流传送连续的数据段。 控制器调节经由第一总线主接口将相应多个数据流的连续数据段传送到可分段缓冲存储器。

    Multiple parallel digital data stream channel controller
    2.
    发明授权
    Multiple parallel digital data stream channel controller 失效
    多并行数字数据流通道控制器

    公开(公告)号:US6044225A

    公开(公告)日:2000-03-28

    申请号:US596921

    申请日:1996-03-13

    CPC分类号: G06F13/124 G06F13/4059

    摘要: A data channel controller, coupleable to a base computer system including a base memory, for managing the transport of multiple data streams through a base system interface including a first buffer, a pool memory including a plurality of second buffers, and one or more peripheral devices each having a third buffer. An arbiter system is coupled to said pool memory for selectively enabling the transfer of data with respect to a predetermined first buffer in response to first and second request signals. The peripheral devices operate to transport data through their third buffers with respect to a peripheral interfaces characterized as each having a predetermined data transfer rate. The peripheral devices first request signals to the arbiter system under first predetermined conditions with respect to the presence of data in corresponding third buffers to obtain a transfer of data between corresponding second and third buffers. The base system interface provides the second request signal under second predetermined conditions with respect to the presence of data in the second buffers to obtain corresponding transfers of data between the second buffers and the base memory through the first buffer.

    摘要翻译: 一种数据通道控制器,可耦合到包括基本存储器的基本计算机系统,用于通过基本系统接口管理多个数据流的传输,所述基本系统接口包括第一缓冲器,包括多个第二缓冲器的池存储器以及一个或多个外围设备 每个具有第三缓冲器。 仲裁器系统耦合到所述池存储器,用于响应于第一和第二请求信号选择性地启用相对于预定第一缓冲器的数据传输。 外围设备操作以相对于以每个具有预定数据传输速率为特征的外围接口传输数据通过其第三缓冲器。 外围设备首先在第一预定条件下向相关的第三缓冲器中的数据存在请求仲裁系统的信号,以获得对应的第二和第三缓冲器之间的数据传输。 基本系统接口在第二预定条件下提供关于第二缓冲器中的数据存在的第二请求信号,以通过第一缓冲器获得第二缓冲器和基本存储器之间的数据的相应传输。

    System for managing the transfer of data between FIFOs within pool
memory and peripherals being programmable with identifications of the
FIFOs
    3.
    发明授权
    System for managing the transfer of data between FIFOs within pool memory and peripherals being programmable with identifications of the FIFOs 失效
    用于管理池存储器内的FIFO和外围设备之间的数据传输的系统,可通过FIFO的标识进行编程

    公开(公告)号:US5797043A

    公开(公告)日:1998-08-18

    申请号:US615682

    申请日:1996-03-13

    CPC分类号: G06F13/18

    摘要: A data transfer control system including a pool memory, a plurality of peripheral devices, and a transfer controller. The pool memory provides for the storage of data in a plurality of FIFOs formed within the pool memory. The plurality of peripheral devices are coupleable to the pool memory to provide for the transfer of data between programmatically associated FIFOs and peripheral devices. The transfer controller is coupled to the pool memory and to the peripheral devices for selectively managing the transfer of data between the FIFOs and the peripheral devices. The transfer controller includes a distributed signaling system coupled to the peripheral devices to permit the broadcast of status information reflective of a transfer of data relative to a predetermined FIFO to the peripheral devices.

    摘要翻译: 一种包括池存储器,多个外围设备和传送控制器的数据传输控制系统。 池存储器提供在池存储器中形成的多个FIFO中的数据的存储。 多个外围设备可耦合到池存储器以提供在编程相关联的FIFO和外围设备之间传输数据。 转移控制器耦合到池存储器和外围设备,以选择性地管理FIFO和外围设备之间的数据传输。 转移控制器包括耦合到外围设备的分布式信令系统,以允许广播反映相对于外围设备的预定FIFO的数据传输的状态信息。

    Multi-threaded FIFO pool buffer and bus transfer control system
    4.
    发明授权
    Multi-threaded FIFO pool buffer and bus transfer control system 失效
    多线程FIFO池缓冲器和总线传输控制系统

    公开(公告)号:US5784649A

    公开(公告)日:1998-07-21

    申请号:US614659

    申请日:1996-03-13

    CPC分类号: G06F9/3879 G06F13/124

    摘要: A bus transfer control system manages the transfer of multiple asynchronous data streams through a buffer pool. The bus transfer control system includes a buffer pool having a plurality of memory blocks, wherein each memory block provides for the storage of a plurality of data bytes and a plurality of data transfer devices coupled to the buffer pool to allow the transfer of segments of one or more data streams to be transferred between the plurality of data tranfer devices through the buffer pool. A transfer controller maintains status information relating to the status of data in the memory blocks and includes control logic for repeatedly evaluating the status information and providing for the prioritied selection of a first data transfer device and a predetermined one of the memory blocks.

    摘要翻译: 总线传输控制系统通过缓冲池管理多个异步数据流的传输。 总线传输控制系统包括具有多个存储器块的缓冲池,其中每个存储器块提供多个数据字节的存储和耦合到缓冲池的多个数据传送设备,以允许传送一个 或更多数据流通过缓冲池在多个数据传送设备之间传送。 传送控制器维护与存储器块中的数据状态有关的状态信息,并且包括控制逻辑,用于重复地评估状态信息并提供第一数据传送装置和预定的一个存储块的优先选择。