Methods for forming back-end-of-line resistive semiconductor structures
    2.
    发明授权
    Methods for forming back-end-of-line resistive semiconductor structures 有权
    形成后端电阻半导体结构的方法

    公开(公告)号:US07977201B2

    公开(公告)日:2011-07-12

    申请号:US12191633

    申请日:2008-08-14

    IPC分类号: H01L21/20

    摘要: In one embodiment, a second metal line embedded in a second dielectric layer overlies a first metal line embedded in a first dielectric layer. A portion of the second dielectric layer overlying the first metal line is recessed employing a photoresist and the second metal line as an etch mask. A doped semiconductor spacer is formed within the recess to provide a resistive link between the first metal line and the second metal line. In another embodiment, a first metal line and a second metal line are embedded in a dielectric layer. An area of the dielectric layer laterally abutting the first and second metal lines is recessed employing a photoresist and the first and second metal lines as an etch mask. A doped semiconductor spacer is formed on sidewalls of the first and second metal lines, providing a resistive link between the first and second metal lines.

    摘要翻译: 在一个实施例中,嵌入在第二介电层中的第二金属线覆盖在嵌入第一介电层中的第一金属线上。 覆盖第一金属线的第二电介质层的一部分是使用光致抗蚀剂凹陷的,而第二金属线作为蚀刻掩模。 在凹槽内形成掺杂半导体衬垫,以在第一金属线和第二金属线之间提供电阻连接。 在另一个实施例中,第一金属线和第二金属线嵌入在电介质层中。 使用光致抗蚀剂和第一和第二金属线作为蚀刻掩模来凹入与第一和第二金属线横向邻接的电介质层的区域。 掺杂半导体衬垫形成在第一和第二金属线的侧壁上,提供第一和第二金属线之间的电阻连接。

    Device structures for a memory cell of a non-volatile random access memory and design structures for a non-volatile random access memory
    3.
    发明授权
    Device structures for a memory cell of a non-volatile random access memory and design structures for a non-volatile random access memory 失效
    用于非易失性随机存取存储器的存储器单元的装置结构和用于非易失性随机存取存储器的设计结构

    公开(公告)号:US07804124B2

    公开(公告)日:2010-09-28

    申请号:US12118241

    申请日:2008-05-09

    IPC分类号: H01L29/788

    摘要: Device and design structures for memory cells in a non-volatile random access memory (NVRAM). The device structure includes a semiconductor body in direct contact with the insulating layer, a control gate electrode, and a floating gate electrode in direct contact with the insulating layer. The semiconductor body includes a source, a drain, and a channel between the source and the drain. The floating gate electrode is juxtaposed with the channel of the semiconductor body and is disposed between the control gate electrode and the insulating layer. A first dielectric layer is disposed between the channel of the semiconductor body and the floating gate electrode. A second dielectric layer is disposed between the control gate electrode and the floating gate electrode.

    摘要翻译: 非易失性随机存取存储器(NVRAM)中存储单元的器件和设计结构。 器件结构包括与绝缘层直接接触的半导体本体,控制栅电极和与绝缘层直接接触的浮栅电极。 半导体本体包括源极,漏极以及源极和漏极之间的沟道。 浮置栅电极与半导体本体的沟道并置并且设置在控制栅电极和绝缘层之间。 第一电介质层设置在半导体本体的沟道和浮栅之间。 第二介电层设置在控制栅电极和浮栅电极之间。

    Methods For Forming Back-End-Of-Line Resistive Semiconductor Structures
    4.
    发明申请
    Methods For Forming Back-End-Of-Line Resistive Semiconductor Structures 有权
    形成后端电阻半导体结构的方法

    公开(公告)号:US20100041202A1

    公开(公告)日:2010-02-18

    申请号:US12191633

    申请日:2008-08-14

    IPC分类号: H01L21/02

    摘要: In one embodiment, a second metal line embedded in a second dielectric layer overlies a first metal line embedded in a first dielectric layer. A portion of the second dielectric layer overlying the first metal line is recessed employing a photoresist and the second metal line as an etch mask. A doped semiconductor spacer is formed within the recess to provide a resistive link between the first metal line and the second metal line. In another embodiment, a first metal line and a second metal line are embedded in a dielectric layer. An area of the dielectric layer laterally abutting the first and second metal lines is recessed employing a photoresist and the first and second metal lines as an etch mask. A doped semiconductor spacer is formed on sidewalls of the first and second metal lines, providing a resistive link between the first and second metal lines.

    摘要翻译: 在一个实施例中,嵌入在第二介电层中的第二金属线覆盖在嵌入第一介电层中的第一金属线上。 覆盖第一金属线的第二电介质层的一部分使用光致抗蚀剂凹陷,第二金属线作为蚀刻掩模。 在凹槽内形成掺杂半导体衬垫,以在第一金属线和第二金属线之间提供电阻连接。 在另一个实施例中,第一金属线和第二金属线嵌入在电介质层中。 使用光致抗蚀剂和第一和第二金属线作为蚀刻掩模来凹入与第一和第二金属线横向邻接的电介质层的区域。 掺杂半导体衬垫形成在第一和第二金属线的侧壁上,提供第一和第二金属线之间的电阻连接。

    Back-End-of-Line Resistive Semiconductor Structures
    9.
    发明申请
    Back-End-of-Line Resistive Semiconductor Structures 有权
    后端电阻半导体结构

    公开(公告)号:US20100038754A1

    公开(公告)日:2010-02-18

    申请号:US12191683

    申请日:2008-08-14

    IPC分类号: H01L29/00

    摘要: In one embodiment, a back-end-of-line (BEOL) resistive structure comprises a second metal line embedded in a second dielectric layer and overlying a first metal line embedded in a first dielectric layer. A doped semiconductor spacer or plug laterally abutting sidewalls of the second metal line and vertically abutting a top surface of the first metal line provides a resistive link between the first and second metal lines. In another embodiment, another BEOL resistive structure comprises a first metal line and a second metal line are embedded in a dielectric layer. A doped semiconductor spacer or plug laterally abutting the sidewalls of the first and second metal lines provides a resistive link between the first and second metal lines.

    摘要翻译: 在一个实施例中,后端行(BEOL)电阻结构包括嵌入在第二电介质层中的第二金属线,并且覆盖嵌入在第一介电层中的第一金属线。 横向邻接第二金属线的侧壁并垂直邻接第一金属线的顶表面的掺杂半导体间隔物或插塞提供第一和第二金属线之间的电阻连接。 在另一个实施例中,另一个BEOL电阻结构包括第一金属线,第二金属线嵌入电介质层。 横向邻接第一和第二金属线的侧壁的掺杂半导体间隔件或插塞提供第一和第二金属线之间的电阻连接。

    METHODS OF FABRICATING A DEVICE STRUCTURE FOR USE AS A MEMORY CELL IN A NON-VOLATILE RANDOM ACCESS MEMORY
    10.
    发明申请
    METHODS OF FABRICATING A DEVICE STRUCTURE FOR USE AS A MEMORY CELL IN A NON-VOLATILE RANDOM ACCESS MEMORY 失效
    在非易失性随机存取存储器中用作存储器单元的器件结构的制作方法

    公开(公告)号:US20090280607A1

    公开(公告)日:2009-11-12

    申请号:US12117950

    申请日:2008-05-09

    IPC分类号: H01L21/8238

    摘要: Methods for fabricating a device structure for use as a memory cell in a non-volatile random access memory. The method includes forming first and second semiconductor bodies on the insulating layer that have a separated, juxtaposed relationship, doping the first semiconductor body to form a source and a drain, and partially removing the second semiconductor body to define a floating gate electrode adjacent to the channel of the first semiconductor body. The method further includes forming a first dielectric layer between the channel of the first semiconductor body and the floating gate electrode, forming a second dielectric layer on a top surface of the floating gate electrode, and forming a control gate electrode on the second dielectric layer that cooperates with the floating gate electrode to control carrier flow in the channel in the first semiconductor body.

    摘要翻译: 制造用作非易失性随机存取存储器中的存储单元的器件结构的方法。 该方法包括在绝缘层上形成具有分开且并置的关系的第一和第二半导体本体,掺杂第一半导体本体以形成源极和漏极,以及部分地移除第二半导体本体以限定邻近 第一半导体体的通道。 该方法还包括在第一半导体本体的沟道与浮栅之间形成第一电介质层,在浮置栅电极的顶表面上形成第二电介质层,在第二电介质层上形成控制栅电极, 与浮栅电极配合,以控制第一半导体体的沟道中的载流子流动。