- 专利标题: Synchronous clock generation using an interpolator
-
申请号: US16057979申请日: 2018-08-08
-
公开(公告)号: US10250248B2公开(公告)日: 2019-04-02
- 发明人: Srikanth Manian , Srinivas Theertham , Jagdish Chand , Dinesh Jain
- 申请人: TEXAS INSTRUMENTS INCORPORATED
- 申请人地址: US TX Dallas
- 专利权人: TEXAS INSTRUMENTS INCORPORATED
- 当前专利权人: TEXAS INSTRUMENTS INCORPORATED
- 当前专利权人地址: US TX Dallas
- 代理商 John R. Pessetto; Charles A. Brill; Frank D. Cimino
- 优先权: IN201641033591 20160930
- 主分类号: H03M1/66
- IPC分类号: H03M1/66 ; H03K5/26 ; H03L7/18 ; H03L7/07 ; H03L7/08 ; H03L7/081 ; H03K5/15 ; H03K5/135
摘要:
In some embodiments, an apparatus comprises a device clock configured to generate a device clock signal a synchronization (SYSREF) clock generation circuit configured to receive the device clock signal from the device clock. The SYSREF clock generating circuit comprises a SYSREF divider configured to generate a SYSREF clock at least partially according to the device clock signal, an interpolator configured to generate a shifted clock at least partially according to the device clock signal, and a latch coupled to the SYSREF divider and the interpolator and configured to sample the SYSREF clock at a rising edge of the shifted clock.
公开/授权文献
- US20180351541A1 Synchronous Clock Generation Using an Interpolator 公开/授权日:2018-12-06
信息查询