Invention Grant
- Patent Title: Synchronous clock generation using an interpolator
-
Application No.: US16057979Application Date: 2018-08-08
-
Publication No.: US10250248B2Publication Date: 2019-04-02
- Inventor: Srikanth Manian , Srinivas Theertham , Jagdish Chand , Dinesh Jain
- Applicant: TEXAS INSTRUMENTS INCORPORATED
- Applicant Address: US TX Dallas
- Assignee: TEXAS INSTRUMENTS INCORPORATED
- Current Assignee: TEXAS INSTRUMENTS INCORPORATED
- Current Assignee Address: US TX Dallas
- Agent John R. Pessetto; Charles A. Brill; Frank D. Cimino
- Priority: IN201641033591 20160930
- Main IPC: H03M1/66
- IPC: H03M1/66 ; H03K5/26 ; H03L7/18 ; H03L7/07 ; H03L7/08 ; H03L7/081 ; H03K5/15 ; H03K5/135

Abstract:
In some embodiments, an apparatus comprises a device clock configured to generate a device clock signal a synchronization (SYSREF) clock generation circuit configured to receive the device clock signal from the device clock. The SYSREF clock generating circuit comprises a SYSREF divider configured to generate a SYSREF clock at least partially according to the device clock signal, an interpolator configured to generate a shifted clock at least partially according to the device clock signal, and a latch coupled to the SYSREF divider and the interpolator and configured to sample the SYSREF clock at a rising edge of the shifted clock.
Public/Granted literature
- US20180351541A1 Synchronous Clock Generation Using an Interpolator Public/Granted day:2018-12-06
Information query