Invention Grant
- Patent Title: Etch method for opening a source line in flash memory
-
Application No.: US16800167Application Date: 2020-02-25
-
Publication No.: US11239245B2Publication Date: 2022-02-01
- Inventor: Yong-Sheng Huang , Ming Chyi Liu , Chih-Pin Huang
- Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
- Applicant Address: TW Hsin-Chu
- Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
- Current Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
- Current Assignee Address: TW Hsin-Chu
- Agency: Eschweiler & Potashnik, LLC
- Main IPC: H01L27/11521
- IPC: H01L27/11521 ; H01L23/528 ; H01L23/522 ; H01L29/788 ; H01L21/768 ; H01L29/66 ; H01L21/311 ; H01L21/762 ; H01L21/3213 ; H01L21/28 ; H01L29/423

Abstract:
Various embodiments of the present disclosure are directed towards a method for opening a source line in a memory device. An erase gate line (EGL) and the source line are formed elongated in parallel. The source line underlies the EGL and is separated from the EGL by a dielectric layer. A first etch is performed to form a first opening through the EGL and stops on the dielectric layer. A second etch is performed to thin the dielectric layer at the first opening, wherein the first and second etches are performed with a common mask in place. A silicide process is performed to form a silicide layer on the source line at the first opening, wherein the silicide process comprises a third etch with a second mask in place and extends the first opening through the dielectric layer. A via is formed extending through the EGL to the silicide layer.
Public/Granted literature
- US20210066323A1 ETCH METHOD FOR OPENING A SOURCE LINE IN FLASH MEMORY Public/Granted day:2021-03-04
Information query
IPC分类: