- Patent Title: Testing read-only memory using memory built-in self-test controller
-
Application No.: US17002813Application Date: 2020-08-26
-
Publication No.: US11521698B2Publication Date: 2022-12-06
- Inventor: Prakash Narayanan , Nikita Naresh , Prathyusha Teja Inuganti , Rakesh Channabasappa Yaraduyathinahalli , Aravinda Acharya , Jasbir Singh , Naveen Ambalametil Narayanan
- Applicant: TEXAS INSTRUMENTS INCORPORATED
- Applicant Address: US TX Dallas
- Assignee: TEXAS INSTRUMENTS INCORPORATED
- Current Assignee: TEXAS INSTRUMENTS INCORPORATED
- Current Assignee Address: US TX Dallas
- Agent Krista Y. Chan; Charles A. Brill; Frank D. Cimino
- Main IPC: G11C29/38
- IPC: G11C29/38 ; G11C17/00 ; G11C29/00 ; G11C11/00 ; G11C29/10 ; G11C29/12 ; G11C29/04 ; G11C29/08 ; G11C14/00 ; G06F12/06 ; G06F9/4401

Abstract:
A system includes a volatile storage device, a read-only memory (ROM), a memory built-in self-test (BIST) controller and a central processing unit (CPU). The CPU, upon occurrence of a reset event, executes a first instruction from the ROM to cause the CPU to copy a plurality of instructions from a range of addresses in the ROM to the volatile storage device. The CPU also executes a second instruction from the ROM to change a program counter. The CPU further executes the plurality of instructions from the volatile storage device using the program counter. The CPU, when executing the plurality of instructions from the volatile storage device, causes the ROM to enter a test mode and the memory BIST controller to be configured to test the ROM.
Information query