Invention Grant
- Patent Title: Nanosheet device architecture for cell-height scaling
-
Application No.: US17476140Application Date: 2021-09-15
-
Publication No.: US12087772B2Publication Date: 2024-09-10
- Inventor: Chung-Wei Hsu , Kuo-Cheng Chiang , Mao-Lin Huang , Lung-Kun Chu , Jia-Ni Yu , Kuan-Lun Cheng , Chih-Hao Wang
- Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
- Applicant Address: TW Hsinchu
- Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
- Current Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
- Current Assignee Address: TW Hsinchu
- Agency: Seed IP Law Group LLP
- Main IPC: H01L21/02
- IPC: H01L21/02 ; B82Y10/00 ; H01L21/28 ; H01L21/8234 ; H01L21/8238 ; H01L27/092 ; H01L29/06 ; H01L29/165 ; H01L29/267 ; H01L29/417 ; H01L29/423 ; H01L29/49 ; H01L29/66 ; H01L29/775 ; H01L29/78 ; H01L29/786

Abstract:
A semiconductor device is provided. The semiconductor device includes first channel nanostructures in a first device region and second channel nanostructures in a second device region. The first channel nanostructures are disposed between first and second dielectric fins. The second channel nanostructures are disposed between first and third dielectric fins. A gate dielectric layer is formed to surround each of the first and the second channel nanostructures and over the first, the second and the third dielectric fins. A first work function layer is formed to surround each of the first channel nanostructures. A second work function layer is formed to surround each of the second channel nanostructures. A first gap is present between every adjacent first channel nanostructures and a second gap present is between every adjacent second channel nanostructures.
Public/Granted literature
- US20220320090A1 NANOSHEET DEVICE ARCHITECTURE FOR CELL-HEIGHT SCALING Public/Granted day:2022-10-06
Information query
IPC分类: