-
公开(公告)号:US12237372B2
公开(公告)日:2025-02-25
申请号:US18295246
申请日:2023-04-03
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Lung-Kun Chu , Jia-Ni Yu , Chung-Wei Hsu , Chih-Hao Wang , Kuo-Cheng Chiang , Kuan-Lun Cheng , Mao-Lin Huang
IPC: H01L29/06 , H01L21/8234 , H01L27/092 , H01L29/66 , H01L29/78
Abstract: A device includes a substrate, and a first semiconductor channel over the substrate. The first semiconductor channel includes a first nanosheet of a first semiconductor material, a second nanosheet of a second semiconductor material in physical contact with a topside surface of the first nanosheet, and a third nanosheet of the second semiconductor material in physical contact with an underside surface of the first nanosheet. The first gate structure is over and laterally surrounding the first semiconductor channel, and in physical contact with the second nanosheet and the third nanosheet.
-
公开(公告)号:US12166100B2
公开(公告)日:2024-12-10
申请号:US18447006
申请日:2023-08-09
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Chung-Wei Hsu , Kuo-Cheng Chiang , Lung-Kun Chu , Mao-Lin Huang , Jia-Ni Yu , Chih-Hao Wang
Abstract: Semiconductor device and the manufacturing method thereof are disclosed. An exemplary semiconductor device comprises first semiconductor layers and second semiconductor layers over a substrate, wherein the first semiconductor layers and the second semiconductor layers are separated and stacked up, and a thickness of each second semiconductor layer is less than a thickness of each first semiconductor layer; a first interfacial layer around each first semiconductor layer; a second interfacial layer around each second semiconductor layer; a first dipole gate dielectric layer around each first semiconductor layer and over the first interfacial layer; a second dipole gate dielectric layer around each second semiconductor layer and over the second interfacial layer; a first gate electrode around each first semiconductor layer and over the first dipole gate dielectric layer; and a second gate electrode around each second semiconductor layer and over the second dipole gate dielectric layer.
-
3.
公开(公告)号:US12107131B2
公开(公告)日:2024-10-01
申请号:US18328520
申请日:2023-06-02
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Chung-Wei Hsu , Lung-Kun Chu , Mao-Lin Huang , Jia-Ni Yu , Kuo-Cheng Chiang , Kuan-Lun Cheng , Chih-Hao Wang
IPC: H01L29/417 , H01L21/8234 , H01L29/423 , H01L29/786
CPC classification number: H01L29/41733 , H01L21/823412 , H01L21/823418 , H01L21/823437 , H01L21/823475 , H01L29/42392 , H01L29/78696
Abstract: A semiconductor device includes a first interconnect structure and multiple channel layers stacked over the first interconnect structure. A bottommost one of the multiple channel layers is thinner than rest of the multiple channel layers. The semiconductor device further includes a gate stack wrapping around each of the channel layers except a bottommost one of the channel layers; a source/drain feature adjoining the channel layers; a first conductive via connecting the first interconnect structure to a bottom of the source/drain feature; and a dielectric feature under the bottommost one of the channel layers and directly contacting the first conductive via.
-
公开(公告)号:US11791218B2
公开(公告)日:2023-10-17
申请号:US16879613
申请日:2020-05-20
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Lung-Kun Chu , Mao-Lin Huang , Chung-Wei Hsu , Jia-Ni Yu , Kuo-Cheng Chiang , Chih-Hao Wang
IPC: H01L21/8238 , H01L29/423 , H01L29/51 , H01L29/78 , H01L27/092 , H01L29/417 , H01L29/66 , H01L29/06 , H01L29/26 , H01L29/775 , H01L29/786
CPC classification number: H01L21/823821 , H01L27/0924 , H01L29/0673 , H01L29/26 , H01L29/41791 , H01L29/42392 , H01L29/66795 , H01L29/775 , H01L29/785 , H01L29/78696
Abstract: A method includes providing a structure having a substrate, first and second channel layers over the substrate, and first and second gate dielectric layers over the first and the second channel layers respectively. The method further includes forming a first dipole pattern over the first gate dielectric layer, the first dipole pattern having a first dipole material that is of a first conductivity type; forming a second dipole pattern over the second gate dielectric layer, the second dipole pattern having a second dipole material that is of a second conductivity type opposite to the first conductivity type; and annealing the structure such that elements of the first dipole pattern are driven into the first gate dielectric layer and elements of the second dipole pattern are driven into the second gate dielectric layer.
-
公开(公告)号:US20230307552A1
公开(公告)日:2023-09-28
申请号:US18328946
申请日:2023-06-05
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Mao-Lin Huang , Jia-Ni Yu , Lung-Kun Chu , Chung-Wei Hsu , Chih-Hao Wang , Kuo-Cheng Chiang , Kuan-Lun Cheng
IPC: H01L29/786 , H01L29/66 , H01L29/06 , H01L29/423 , H01L21/02 , H01L21/28 , H01L21/8238 , H01L27/092
CPC classification number: H01L29/78696 , H01L29/66742 , H01L29/0653 , H01L29/0673 , H01L29/42392 , H01L29/78618 , H01L29/78684 , H01L21/02603 , H01L21/02532 , H01L21/0262 , H01L21/02236 , H01L21/28185 , H01L21/823807 , H01L29/66545 , H01L29/66636 , H01L27/092
Abstract: A semiconductor device according to the present disclosure includes a fin structure over a substrate, a vertical stack of silicon nanostructures disposed over the fin structure, an isolation structure disposed around the fin structure, a germanium-containing interfacial layer wrapping around each of the vertical stack of silicon nanostructures, a gate dielectric layer wrapping around the germanium-containing interfacial layer, and a gate electrode layer wrapping around the gate dielectric layer.
-
公开(公告)号:US11670723B2
公开(公告)日:2023-06-06
申请号:US17097323
申请日:2020-11-13
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Mao-Lin Huang , Lung-Kun Chu , Chung-Wei Hsu , Jia-Ni Yu , Kuo-Cheng Chiang , Kuan-Lun Cheng , Chih-Hao Wang
IPC: H01L29/78 , H01L27/092 , H01L21/02 , H01L29/08 , H01L29/66 , H01L29/786 , H01L29/06 , H01L29/423 , H01L21/28 , H01L21/8238
CPC classification number: H01L29/78696 , H01L21/0262 , H01L21/02236 , H01L21/02532 , H01L21/02603 , H01L21/28185 , H01L21/823807 , H01L27/092 , H01L29/0653 , H01L29/0673 , H01L29/42392 , H01L29/66545 , H01L29/66636 , H01L29/66742 , H01L29/78618 , H01L29/78684
Abstract: A semiconductor device according to the present disclosure includes a fin structure over a substrate, a vertical stack of silicon nanostructures disposed over the fin structure, an isolation structure disposed around the fin structure, a germanium-containing interfacial layer wrapping around each of the vertical stack of silicon nanostructures, a gate dielectric layer wrapping around the germanium-containing interfacial layer, and a gate electrode layer wrapping around the gate dielectric layer.
-
7.
公开(公告)号:US11670692B2
公开(公告)日:2023-06-06
申请号:US17218503
申请日:2021-03-31
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Chung-Wei Hsu , Lung-Kun Chu , Mao-Lin Huang , Jia-Ni Yu , Kuo-Cheng Chiang , Kuan-Lun Cheng , Chih-Hao Wang
IPC: H01L29/417 , H01L29/786 , H01L29/423 , H01L21/8234
CPC classification number: H01L29/41733 , H01L21/823412 , H01L21/823418 , H01L21/823437 , H01L21/823475 , H01L29/42392 , H01L29/78696
Abstract: A semiconductor device includes power rails in a first interconnect structure on a backside of the semiconductor device. The semiconductor device further includes a gate-all-around (GAA) transistor having multiple channel layers stacked over the first interconnect structure, a gate stack wrapping around each of the multiple channel layers except a bottommost one of the multiple channel layers, and a source/drain feature adjoining the channel layers. The semiconductor device further includes a first conductive via connecting the first interconnect structure to a bottom of the source/drain feature and a dielectric feature isolating the bottommost one of the multiple channel layers from the first conductive via.
-
公开(公告)号:US11594614B2
公开(公告)日:2023-02-28
申请号:US16834637
申请日:2020-03-30
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Jia-Ni Yu , Kuo-Cheng Chiang , Lung-Kun Chu , Chung-Wei Hsu , Chih-Hao Wang , Mao-Lin Huang
IPC: H01L21/82 , H01L21/84 , H01L29/66 , H01L21/8238 , H01L27/092 , H01L29/78
Abstract: Multi-gate devices and methods for fabricating such are disclosed herein. An exemplary method includes forming a gate dielectric layer around first channel layers in a p-type gate region and around second channel layers in an n-type gate region. Sacrificial features are formed between the second channel layers in the n-type gate region. A p-type work function layer is formed over the gate dielectric layer in the p-type gate region and the n-type gate region. After removing the p-type work function layer from the n-type gate region, the sacrificial features are removed from between the second channel layers in the n-type gate region. An n-type work function layer is formed over the gate dielectric layer in the n-type gate region. A metal fill layer is formed over the p-type work function layer in the p-type gate region and the n-type work function layer in the n-type gate region.
-
公开(公告)号:US11374105B2
公开(公告)日:2022-06-28
申请号:US16835759
申请日:2020-03-31
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Chung-Wei Hsu , Kuo-Cheng Chiang , Lung-Kun Chu , Mao-Lin Huang , Jia-Ni Yu , Chih-Hao Wang
Abstract: Semiconductor device and the manufacturing method thereof are disclosed. An exemplary semiconductor device comprises first semiconductor layers and second semiconductor layers over a substrate, wherein the first semiconductor layers and the second semiconductor layers are separated and stacked up, and a thickness of each second semiconductor layer is less than a thickness of each first semiconductor layer; a first interfacial layer around each first semiconductor layer; a second interfacial layer around each second semiconductor layer; a first dipole gate dielectric layer around each first semiconductor layer and over the first interfacial layer; a second dipole gate dielectric layer around each second semiconductor layer and over the second interfacial layer; a first gate electrode around each first semiconductor layer and over the first dipole gate dielectric layer; and a second gate electrode around each second semiconductor layer and over the second dipole gate dielectric layer.
-
公开(公告)号:US11158512B2
公开(公告)日:2021-10-26
申请号:US16895464
申请日:2020-06-08
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Jia-Ni Yu , Zhi-Chang Lin , Wei-Hao Wu , Huan-Chieh Su , Chung-Wei Hsu , Chih-Hao Wang
IPC: H01L21/28 , H01L21/762 , H01L29/40 , H01L29/66 , H01L21/768 , H01L29/78
Abstract: A FinFET device structure is provided. The FinFET device structure includes a substrate, a fin structure formed over the substrate, and an isolation structure formed over the substrate. The fin structure protrudes from the isolation structure. The FinFET device structure further includes a fin isolation structure formed over the isolation structure and a metal gate structure formed over the fin structure and the fin isolation structure.
-
-
-
-
-
-
-
-
-