- 专利标题: Semiconductor device
-
申请号: US18225186申请日: 2023-07-24
-
公开(公告)号: US12101945B2公开(公告)日: 2024-09-24
- 发明人: Tomoaki Atsumi , Shuhei Nagatsuka , Tamae Moriwaka , Yuta Endo
- 申请人: Semiconductor Energy Laboratory Co., Ltd.
- 申请人地址: JP Atsugi
- 专利权人: Semiconductor Energy Laboratory Co., Ltd.
- 当前专利权人: Semiconductor Energy Laboratory Co., Ltd.
- 当前专利权人地址: JP Atsugi
- 代理机构: Fish & Richardson P.C.
- 优先权: JP 14045406 2014.03.07
- 主分类号: H10B69/00
- IPC分类号: H10B69/00 ; G11C7/16 ; G11C8/14 ; G11C11/24 ; G11C11/403 ; G11C11/408 ; H01L27/06 ; H01L29/24 ; H01L29/786 ; H10B41/20 ; H10B41/70
摘要:
[Problem] To provide a semiconductor device suitable for miniaturization. To provide a highly reliable semiconductor device. To provide a semiconductor device with improved operating speed.
[Solving Means] A semiconductor device including a memory cell including first to cth (c is a natural number of 2 or more) sub memory cells, wherein: the jth sub memory cell includes a first transistor, a second transistor, and a capacitor; a first semiconductor layer included in the first transistor and a second semiconductor layer included in the second transistor include an oxide semiconductor; one of terminals of the capacitor is electrically connected to a gate electrode included in the second transistor; the gate electrode included in the second transistor is electrically connected to one of a source electrode and a drain electrode which are included in the first transistor; and when j≥2, the jth sub memory cell is arranged over the j−1th sub memory cell.
[Solving Means] A semiconductor device including a memory cell including first to cth (c is a natural number of 2 or more) sub memory cells, wherein: the jth sub memory cell includes a first transistor, a second transistor, and a capacitor; a first semiconductor layer included in the first transistor and a second semiconductor layer included in the second transistor include an oxide semiconductor; one of terminals of the capacitor is electrically connected to a gate electrode included in the second transistor; the gate electrode included in the second transistor is electrically connected to one of a source electrode and a drain electrode which are included in the first transistor; and when j≥2, the jth sub memory cell is arranged over the j−1th sub memory cell.
公开/授权文献
- US20230371286A1 SEMICONDUCTOR DEVICE 公开/授权日:2023-11-16
信息查询