- 专利标题: Clock data recovery circuits and electronic systems that support data-based clock recovery
-
申请号: US18308754申请日: 2023-04-28
-
公开(公告)号: US12119829B2公开(公告)日: 2024-10-15
- 发明人: Dongho Choi , Jaeduk Han , Yongho Song , Youngho Kwak , Gaeryun Sung , Dongju Yang , Kwanghee Choi , Hyeongmin Seo
- 申请人: Samsung Electronics Co., Ltd.
- 申请人地址: KR Suwon-si
- 专利权人: Samsung Electronics Co., Ltd.,IUCF-HYU(INDUSTRY-UNIVERSITY COOPERATION FOUNDATION HANYANG UNIVERSITY)
- 当前专利权人: Samsung Electronics Co., Ltd.,IUCF-HYU(INDUSTRY-UNIVERSITY COOPERATION FOUNDATION HANYANG UNIVERSITY)
- 当前专利权人地址: KR; KR
- 代理机构: Myers Bigel, P.A.
- 优先权: KR 20220077225 2022.06.24
- 主分类号: H03L7/08
- IPC分类号: H03L7/08 ; H03L7/091 ; H03L7/099
摘要:
A clock data recovery circuit includes a phase-locked loop configured to generate a plurality of clock signals having unequal phases relative to each other, in response to a received clock signal, and a phase interpolator configured to interpolate phases of the plurality of clock signals during generation of multiphase sampling clock signals. A sampling clock adjustment circuit is also provided, which is configured to generate a plurality of data symbols by sampling a received data signal at sampling time points of the multiphase sampling clock signals, and further configured to: detect, from the plurality of data symbols, a first data pattern set to have a transition point immediately before a first reference data symbol, and a second data pattern set to have a transition point immediately after a second reference data symbol, detect a first signal level of the first data pattern at a sampling time point for sampling the first reference data symbol, detect a second signal level of the second data pattern at a sampling time point for sampling the second reference data symbol, and adjust phases of the multiphase sampling clock signals according to a result of comparing the first signal level to the second signal level.
公开/授权文献
信息查询