Invention Application
- Patent Title: SEMICONDUCTOR DEVICE
-
Application No.: US15871055Application Date: 2018-01-14
-
Publication No.: US20180366554A1Publication Date: 2018-12-20
- Inventor: Eun Yeoung CHOI , Jun Kyu YANG , Young Jin NOH , Jae Young AHN , Jae Hyun YANG , Dong Chul YOO , Jae Ho CHOI
- Applicant: Samsung Electronics Co., Ltd.
- Priority: KR10-2017-0077268 20170619
- Main IPC: H01L29/51
- IPC: H01L29/51 ; H01L27/11582 ; H01L27/11565

Abstract:
A plurality of gate electrodes is stacked on an upper surface of a substrate in a direction perpendicular to an upper surface of the substrate. A channel region penetrates through the plurality of gate electrodes to extend perpendicularly to the upper surface of the substrate. A gate dielectric layer includes a tunneling layer, a charge storage layer and a blocking layer that are sequentially disposed between the channel region and the plurality of gate electrodes. The charge storage layer includes a plurality of doping elements and a plurality of deep level traps generated by the plurality of doping element. A concentration distribution of the plurality of doping elements in a thickness direction of the charge storage layer is non-uniform.
Public/Granted literature
- US10355099B2 Semiconductor device Public/Granted day:2019-07-16
Information query
IPC分类: