Invention Grant
- Patent Title: Power gating based on cache dirtiness
-
Application No.: US14146591Application Date: 2014-01-02
-
Publication No.: US09851777B2Publication Date: 2017-12-26
- Inventor: Manish Arora , Indrani Paul , Yasuko Eckert , Nuwan S. Jayasena , Srilatha Manne , Madhu Saravana Sibi Govindan , William L. Bircher
- Applicant: Advanced Micro Devices, Inc.
- Applicant Address: US CA Sunnyvale
- Assignee: Advanced Micro Devices, Inc.
- Current Assignee: Advanced Micro Devices, Inc.
- Current Assignee Address: US CA Sunnyvale
- Main IPC: G06F1/32
- IPC: G06F1/32

Abstract:
Power gating decisions can be made based on measures of cache dirtiness. Analyzer logic can selectively power gate a component of a processor system based on a cache dirtiness of one or more caches associated with the component. The analyzer logic may power gate the component when the cache dirtiness exceeds a threshold and may maintains the component in an idle state when the cache dirtiness does not exceed the threshold. Idle time prediction logic may be used to predict a duration of an idle time of the component. The analyzer logic may then selectively power gates the component based on the cache dirtiness and the predicted idle time.
Public/Granted literature
- US20150185801A1 POWER GATING BASED ON CACHE DIRTINESS Public/Granted day:2015-07-02
Information query