-
1.
公开(公告)号:US06853215B1
公开(公告)日:2005-02-08
申请号:US10685355
申请日:2003-10-09
申请人: Khai Nguyen , Chiakang Sung , Bonnie Wang , Joseph Huang , Phillip Pan , In Whan Kim , Gopi Rangan , Yan Chong , Xiaobao Wang , Tzung-Chin Chang
发明人: Khai Nguyen , Chiakang Sung , Bonnie Wang , Joseph Huang , Phillip Pan , In Whan Kim , Gopi Rangan , Yan Chong , Xiaobao Wang , Tzung-Chin Chang
IPC分类号: C07K14/47 , C07K16/28 , H03K19/173
CPC分类号: C07K16/28 , A61K2039/505 , C07K14/47
摘要: A programmable I/O element for an I/O terminal of a logic array is suitable for operating according to high speed 110 modes such as double data rate and zero bus turnaround. The I/O element may include an input block with two registers for registering input signals from the terminal upon alternate clock edges. In addition or alternatively, it may include an output block with two registers that separately register output signals from the array on the same clock edge and a multiplexer that alternately outputs those signals. For bidirectional terminals, the multiplexer output is connectable to the I/O terminal via an output buffer, and an output enable block provides an enable signal to a gating input of the output buffer. Programmable delays may be included in the input, output, and output enable paths, in particular to provide a slower turn-on time than turn-off time for the output buffer.
摘要翻译: 用于逻辑阵列的I / O端子的可编程I / O元件适用于根据高速110模式(例如双数据速率和零总线周转)进行操作。 I / O元件可以包括具有两个寄存器的输入块,用于在备用时钟边缘上从终端注册输入信号。 另外或替代地,它可以包括具有两个寄存器的输出块,该两个寄存器在相同的时钟沿上单独地寄存来自阵列的输出信号,以及交替地输出这些信号的多路复用器。 对于双向端子,多路复用器输出可通过输出缓冲器连接到I / O端子,并且输出使能块向输出缓冲器的选通输入提供使能信号。 可编程延迟可以包括在输入,输出和输出使能路径中,特别是提供比输出缓冲器的关断时间更慢的导通时间。
-
公开(公告)号:US06731142B1
公开(公告)日:2004-05-04
申请号:US10412705
申请日:2003-04-10
申请人: Bonnie Wang , Chiakang Sung , Khai Nguyen , Joseph Huang , Xiaobao Wang , In Whan Kim , Gopi Rangan , Yan Chong , Phillip Pan , Tzung-Chin Chang
发明人: Bonnie Wang , Chiakang Sung , Khai Nguyen , Joseph Huang , Xiaobao Wang , In Whan Kim , Gopi Rangan , Yan Chong , Phillip Pan , Tzung-Chin Chang
IPC分类号: H03K2100
摘要: A digital, preferably programmable, circuit is disclosed for providing one or more clock signals with variable frequency and/or phase. The clock signals exhibit a low amount of skew relative to other clock signals and data signals provided by the circuit. In one embodiment, the circuit includes a plurality of channels each having a parallel-in/serial-out shift register, a flip-flop, and a delay circuit. The shift register can receive data bits in data channels or clock frequency select bits in frequency-divided clock channels. The serial output from the register acts as an input for the flip flop, both of which are triggered by an input reference clock. The delay circuit delays the input reference clock. In each channel, a multiplexer is configured to select the clock or data channel output from the register, flip-flop, and delay circuit outputs. Since the delays in all output paths are matched, skew is minimized.
摘要翻译: 公开了一种数字,优选可编程的电路,用于提供具有可变频率和/或相位的一个或多个时钟信号。 时钟信号相对于由该电路提供的其它时钟信号和数据信号呈现低的偏移量。 在一个实施例中,电路包括多个通道,每个通道具有并行/串行输出移位寄存器,触发器和延迟电路。 移位寄存器可以在分频时钟通道中的数据通道或时钟频率选择位中接收数据位。 来自寄存器的串行输出用作触发器的输入,两者均由输入参考时钟触发。 延迟电路延迟输入参考时钟。 在每个通道中,多路复用器被配置为选择从寄存器,触发器和延迟电路输出输出的时钟或数据通道。 由于所有输出路径中的延迟相匹配,所以偏斜最小化。
-
公开(公告)号:US06549045B1
公开(公告)日:2003-04-15
申请号:US10043620
申请日:2002-01-11
申请人: Bonnie Wang , Chiakang Sung , Khai Nguyen , Joseph Huang , Xiaobao Wang , In Whan Kim , Gopi Rangan , Yan Chong , Phillip Pan , Tzung-Chin Chang
发明人: Bonnie Wang , Chiakang Sung , Khai Nguyen , Joseph Huang , Xiaobao Wang , In Whan Kim , Gopi Rangan , Yan Chong , Phillip Pan , Tzung-Chin Chang
IPC分类号: H03K2100
摘要: A digital, preferably programmable, circuit is disclosed for providing one or more clock signals with variable frequency and/or phase. The clock signals exhibit a low amount of skew relative to other clock signals and data signals provided by the circuit. In one embodiment, the circuit includes a plurality of channels each having a parallel-in/serial-out shift register, a flip-flop, and a delay circuit. The shift register can receive data bits in data channels or clock frequency select bits in frequency-divided clock channels. The serial output from the register acts as an input for the flip flop, both of which are triggered by an input reference clock. The delay circuit delays the input reference clock. In each channel, a multiplexer is configured to select the clock or data channel output from the register, flip-flop, and delay circuit outputs. Since the delays in all output paths are matched, skew is minimized.
摘要翻译: 公开了一种数字,优选可编程的电路,用于提供具有可变频率和/或相位的一个或多个时钟信号。 时钟信号相对于由该电路提供的其它时钟信号和数据信号呈现低的偏移量。 在一个实施例中,电路包括多个通道,每个通道具有并行/串行输出移位寄存器,触发器和延迟电路。 移位寄存器可以在分频时钟通道中的数据通道或时钟频率选择位中接收数据位。 来自寄存器的串行输出用作触发器的输入,两者均由输入参考时钟触发。 延迟电路延迟输入参考时钟。 在每个通道中,多路复用器被配置为选择从寄存器,触发器和延迟电路输出输出的时钟或数据通道。 由于所有输出路径中的延迟相匹配,所以偏斜最小化。
-
4.
公开(公告)号:US20050162187A1
公开(公告)日:2005-07-28
申请号:US11025774
申请日:2004-12-29
申请人: Khai Nguyen , Chiakang Sung , Bonnie Wang , Joseph Huang , Phillip Pan , In Whan Kim , Gopi Rangan , Yan Chong , Xiaobao Wang , Tzung-Chin Chang
发明人: Khai Nguyen , Chiakang Sung , Bonnie Wang , Joseph Huang , Phillip Pan , In Whan Kim , Gopi Rangan , Yan Chong , Xiaobao Wang , Tzung-Chin Chang
IPC分类号: C07K14/47 , C07K16/28 , H03K19/177
CPC分类号: C07K16/28 , A61K2039/505 , C07K14/47
摘要: A programmable I/O element for an I/O terminal of a logic array is suitable for operating according to high speed I/O modes such as double data rate and zero bus turnaround. The I/O element may include an input block with two registers for registering input signals from the terminal upon alternate clock edges. In addition or alternatively, it may include an output block with two registers that separately register output signals from the array on the same clock edge and a multiplexer that alternately outputs those signals. For bidirectional terminals, the multiplexer output is connectable to the I/O terminal via an output buffer, and an output enable block provides an enable signal to a gating input of the output buffer. Programmable delays may be included in the input, output, and output enable paths, in particular to provide a slower turn-on time than turn-off time for the output buffer.
摘要翻译: 用于逻辑阵列的I / O端子的可编程I / O元件适用于根据双速数据速率和零总线周转等高速I / O模式进行工作。 I / O元件可以包括具有两个寄存器的输入块,用于在备用时钟边缘上从终端注册输入信号。 另外或替代地,它可以包括具有两个寄存器的输出块,该两个寄存器在相同的时钟沿上单独地寄存来自阵列的输出信号,以及交替地输出这些信号的多路复用器。 对于双向端子,多路复用器输出可通过输出缓冲器连接到I / O端子,并且输出使能块为输出缓冲器的选通输入提供使能信号。 可编程延迟可以包括在输入,输出和输出使能路径中,特别是提供比输出缓冲器的关断时间更慢的导通时间。
-
5.
公开(公告)号:US07098690B2
公开(公告)日:2006-08-29
申请号:US11025774
申请日:2004-12-29
申请人: Khai Nguyen , Chiakang Sung , Bonnie Wang , Joseph Huang , Phillip Pan , In Whan Kim , Gopi Rangan , Yan Chong , Xiaobao Wang , Tzung-Chin Chang
发明人: Khai Nguyen , Chiakang Sung , Bonnie Wang , Joseph Huang , Phillip Pan , In Whan Kim , Gopi Rangan , Yan Chong , Xiaobao Wang , Tzung-Chin Chang
IPC分类号: H03K19/173 , H03K19/177
CPC分类号: C07K16/28 , A61K2039/505 , C07K14/47
摘要: A programmable I/O element for an I/O terminal of a logic array is suitable for operating according to high speed I/O modes such as double data rate and zero bus turnaround. The I/O element may include an input block with two registers for registering input signals from the terminal upon alternate clock edges. In addition or alternatively, it may include an output block with two registers that separately register output signals from the array on the same clock edge and a multiplexer that alternately outputs those signals. For bidirectional terminals, the multiplexer output is connectable to the I/O terminal via an output buffer, and an output enable block provides an enable signal to a gating input of the output buffer. Programmable delays may be included in the input, output, and output enable paths, in particular to provide a slower turn-on time than turn-off time for the output buffer.
摘要翻译: 用于逻辑阵列的I / O端子的可编程I / O元件适用于根据高速I / O模式(如双数据速率和零总线周转)进行工作。 I / O元件可以包括具有两个寄存器的输入块,用于在备用时钟边缘上从终端注册输入信号。 另外或替代地,它可以包括具有两个寄存器的输出块,该两个寄存器在相同的时钟沿上单独地寄存来自阵列的输出信号,以及交替地输出这些信号的多路复用器。 对于双向端子,多路复用器输出可通过输出缓冲器连接到I / O端子,并且输出使能块为输出缓冲器的选通输入提供使能信号。 可编程延迟可以包括在输入,输出和输出使能路径中,特别是提供比输出缓冲器的关断时间更慢的导通时间。
-
6.
公开(公告)号:US06686769B1
公开(公告)日:2004-02-03
申请号:US10017666
申请日:2001-12-14
申请人: Khai Nguyen , Chiakang Sung , Bonnie Wang , Joseph Huang , Phillip Pan , In Whan Kim , Gopi Rangan , Yan Chong , Xiaobao Wang , Tzung-Chin Chang
发明人: Khai Nguyen , Chiakang Sung , Bonnie Wang , Joseph Huang , Phillip Pan , In Whan Kim , Gopi Rangan , Yan Chong , Xiaobao Wang , Tzung-Chin Chang
IPC分类号: H03K19173
CPC分类号: C07K16/28 , A61K2039/505 , C07K14/47
摘要: A programmable I/O element for an I/O terminal of a logic array is suitable for operating according to high speed I/O modes such as double data rate and zero bus turnaround. The I/O element may include an input block with two registers for registering input signals from the terminal upon alternate clock edges. In addition or alternatively, it may include an output block with two registers that separately register output signals from the array on the same clock edge and a multiplexer that alternately outputs those signals. For bidirectional terminals, the multiplexer output is connectable to the I/O terminal via an output buffer, and an output enable block provides an enable signal to a gating input of the output buffer. Programmable delays may be included in the input, output, and output enable paths, in particular to provide a slower turn-on time than turn-off time for the output buffer.
摘要翻译: 用于逻辑阵列的I / O端子的可编程I / O元件适用于根据高速I / O模式(如双数据速率和零总线周转)进行工作。 I / O元件可以包括具有两个寄存器的输入块,用于在备用时钟边缘上从终端注册输入信号。 另外或替代地,它可以包括具有两个寄存器的输出块,该两个寄存器在相同的时钟沿上单独地寄存来自阵列的输出信号,以及交替地输出这些信号的多路复用器。 对于双向端子,多路复用器输出可通过输出缓冲器连接到I / O端子,并且输出使能块向输出缓冲器的选通输入提供使能信号。 可编程延迟可以包括在输入,输出和输出使能路径中,特别是提供比输出缓冲器的关断时间更慢的导通时间。
-
-
-
-
-