SECURE FIRMWARE UPLOAD
    1.
    发明申请

    公开(公告)号:US20230090664A1

    公开(公告)日:2023-03-23

    申请号:US17946298

    申请日:2022-09-16

    Abstract: The present disclosure relates to a method including executing, by an electronic device, a first firmware module stored in a volatile memory of the electronic device, the execution of the first firmware module causing an updated firmware key to be stored in a non-volatile memory of the electronic device, and uploading a second firmware module to the electronic device. The method also includes decrypting the second firmware module by a cryptographic processor of the electronic device based on the updated firmware key, and installing the decrypted second firmware module in the volatile memory of the electronic device at least partially overwriting the first firmware module.

    SYSTEM FOR INTERFACING AN LC SENSOR, RELATED METHOD AND COMPUTER
PROGRAM PRODUCT
    2.
    发明申请
    SYSTEM FOR INTERFACING AN LC SENSOR, RELATED METHOD AND COMPUTER PROGRAM PRODUCT 审中-公开
    用于接口LC传感器,相关方法和计算机程序产品的系统

    公开(公告)号:US20160139287A1

    公开(公告)日:2016-05-19

    申请号:US14835935

    申请日:2015-08-26

    CPC classification number: G01V3/10 H03K17/9525

    Abstract: A system for interfacing an LC sensor includes a starter configured to selectively start an oscillation of the LC sensor. The system also includes an analog peak detector configured to determine a signal (Vpeak) being indicative of a peak voltage of the oscillation of the LC sensor and a detector configured to determine a state of the LC sensor as a function of the signal (Vpeak) determined by the analog peak detector.

    Abstract translation: 用于连接LC传感器的系统包括配置成选择性地启动LC传感器的振荡的起动器。 该系统还包括模拟峰值检测器,其被配置为确定指示LC传感器的振荡的峰值电压的信号(Vpeak)以及被配置为根据信号(Vpeak)确定LC传感器的状态的检测器, 由模拟峰值检测器确定。

    METHOD OF OPERATING LC SENSORS, CORRESPONDING SYSTEM AND APPARATUS

    公开(公告)号:US20190018051A1

    公开(公告)日:2019-01-17

    申请号:US16136121

    申请日:2018-09-19

    Abstract: In one embodiment, an inductive/LC sensor device includes: an energy storage device for accumulating excitation energy, an LC sensor configured to oscillate using energy accumulated in the energy storage device and transferred to the LC sensor, an energy detector for detecting the energy accumulated in the energy storage device reaching a charge threshold, and at least one switch coupled with the energy detector for terminating accumulating excitation energy in the energy storage device when the charge threshold is detected having been reached by the energy detector.

    RECONFIGURABLE SYSTEM-ON-CHIP AND RELATED METHODS
    6.
    发明申请
    RECONFIGURABLE SYSTEM-ON-CHIP AND RELATED METHODS 有权
    可重构的片上系统及相关方法

    公开(公告)号:US20160352337A1

    公开(公告)日:2016-12-01

    申请号:US14971150

    申请日:2015-12-16

    Abstract: A circuit includes combinational circuit and sequential circuit elements coupled thereto. The circuit includes a multiplexor coupled to the combinational and sequential circuit elements, and a system register is coupled to the multiplexor. At least one portion of the combinational and sequential circuit elements is configured to selectively switch to operate as a random access memory.

    Abstract translation: 电路包括组合电路和与其耦合的顺序电路元件。 电路包括耦合到组合和顺序电路元件的多路复用器,并且系统寄存器耦合到多路复用器。 组合和顺序电路元件的至少一部分被配置为选择性地切换为作为随机存取存储器操作。

    METHOD AND DEVICE FOR CLOCK CALIBRATION AND CORRESPONDING APPARATUS
    7.
    发明申请
    METHOD AND DEVICE FOR CLOCK CALIBRATION AND CORRESPONDING APPARATUS 审中-公开
    用于时钟校准和相关装置的方法和装置

    公开(公告)号:US20160246324A1

    公开(公告)日:2016-08-25

    申请号:US14965002

    申请日:2015-12-10

    CPC classification number: G06F1/12 G06F1/14 G06F1/3243 H03L1/00 Y02D10/152

    Abstract: A clock generator includes a microcontroller unit calibrated by aligning at subsequent calibration times a frequency of a first clock with respect to the frequency of a second clock having a higher frequency accuracy than the first clock, with the frequency of the first clock varying between subsequent calibration times. The frequency of the first clock is aligned to a frequency which is offset by a certain amount with respect to the frequency of the second clock to counter frequency error which may accumulate over time due to the variation in the frequency of the first clock.

    Abstract translation: 时钟发生器包括微处理器单元,该单元通过在随后的校准时间对准第一时钟的频率而相对于具有比第一时钟更高的频率精度的第二时钟的频率进行校准,第一时钟的频率在随后的校准之间变化 次 第一时钟的频率对应于相对于第二时钟的频率偏移一定量的频率,以对应于由于第一时钟的频率变化而随时间累积的对频率误差。

Patent Agency Ranking