-
公开(公告)号:US20210391866A1
公开(公告)日:2021-12-16
申请号:US17128791
申请日:2020-12-21
Applicant: TEXAS INSTRUMENTS INCORPORATED
Inventor: Srinivas THEERTHAM , Jagdish CHAND , Yogesh DARWHEKAR , Subhashish MUKHERJEE , Jayawardan JANARDHANAN , Uday Kiran MEDA , Arpan Sureshbhai THAKKAR , Apoorva BHATIA , Pranav KUMAR
Abstract: A frequency synthesizer includes a phase-locked loop (PLL). The PLL includes a first voltage-controlled oscillator (VCO) and a second VCO, each comprising an oscillator, a capacitor bank, and a bias circuit. The capacitor bank is configured to selectably adjust an output frequency of the oscillator. The bias circuit is configured to provide a bias current to the oscillator, and includes a current digital-to-analog converter (IDAC), and an amplifier coupled to the IDAC and configured to drive the oscillator.
-
公开(公告)号:US20220038056A1
公开(公告)日:2022-02-03
申请号:US17493922
申请日:2021-10-05
Applicant: Texas Instruments Incorporated
Inventor: Srinivas THEERTHAM , Srikanth MANIAN , Uday Kiran MEDA
Abstract: A system includes a data path and a phase-locked loop (PLL) coupled to the data path. The system also includes a voltage-controlled oscillator (VCO) coupled to the PLL. The VCO includes an LC circuit with first and second differential output terminals. The VCO also includes a first resistor coupled between the first differential output terminal and drain terminals of a first pair of complementary metal-oxide semiconductor (CMOS) transistors. The VCO also includes a second resistor coupled between the second differential output terminal and drain terminals of a second pair of CMOS transistors.
-