-
公开(公告)号:US20180097512A1
公开(公告)日:2018-04-05
申请号:US15673166
申请日:2017-08-09
Applicant: TEXAS INSTRUMENTS INCORPORATED
Inventor: Srikanth MANIAN , Srinivas THEERTHAM , Jagdish CHAND , Dinesh JAIN
CPC classification number: H03K5/26 , H03K5/135 , H03K5/1502 , H03L7/07 , H03L7/0805 , H03L7/081 , H03L7/18
Abstract: In some embodiments, an apparatus comprises a device clock configured to generate a device clock signal a synchronization (SYSREF) clock generation circuit configured to receive the device clock signal from the device clock. The SYSREF clock generating circuit comprises a SYSREF divider configured to generate a SYSREF clock at least partially according to the device clock signal, an interpolator configured to generate a shifted clock at least partially according to the device clock signal, and a latch coupled to the SYSREF divider and the interpolator and configured to sample the SYSREF clock at a rising edge of the shifted clock.
-
公开(公告)号:US20210391866A1
公开(公告)日:2021-12-16
申请号:US17128791
申请日:2020-12-21
Applicant: TEXAS INSTRUMENTS INCORPORATED
Inventor: Srinivas THEERTHAM , Jagdish CHAND , Yogesh DARWHEKAR , Subhashish MUKHERJEE , Jayawardan JANARDHANAN , Uday Kiran MEDA , Arpan Sureshbhai THAKKAR , Apoorva BHATIA , Pranav KUMAR
Abstract: A frequency synthesizer includes a phase-locked loop (PLL). The PLL includes a first voltage-controlled oscillator (VCO) and a second VCO, each comprising an oscillator, a capacitor bank, and a bias circuit. The capacitor bank is configured to selectably adjust an output frequency of the oscillator. The bias circuit is configured to provide a bias current to the oscillator, and includes a current digital-to-analog converter (IDAC), and an amplifier coupled to the IDAC and configured to drive the oscillator.
-
公开(公告)号:US20190379412A1
公开(公告)日:2019-12-12
申请号:US16361806
申请日:2019-03-22
Applicant: TEXAS INSTRUMENTS INCORPORATED
Inventor: Jagdish CHAND , Subhashish MUKHERJEE
Abstract: A radio frequency transmitter includes a digital-to-analog converter (DAC), a load circuit, and a modulator circuit. The load circuit is coupled to an output of the DAC. The modulator circuit is coupled to the DAC and the load circuit. The modulator circuit includes a driver circuit configured to provide a bias voltage to the load circuit, and an amplifier configured to receive an output of the DAC biased by an output of the load circuit.
-
-