-
公开(公告)号:US20220384376A1
公开(公告)日:2022-12-01
申请号:US17880691
申请日:2022-08-04
Applicant: United Microelectronics Corp.
Inventor: Ming-Tse Lin , Chung-Hsing Kuo , Hui-Ling Chen
IPC: H01L23/00
Abstract: A package structure of a semiconductor device includes a first substrate, a second substrate, and a bonding layer. The bonding layer bonds the first substrate and the second substrate. The bonding layer includes an inner bonding pad pattern and an outer bonding pad pattern formed in a dielectric layer. The outer bonding pad pattern surrounds the inner bonding pad pattern. The outer bonding pad pattern includes first bonding pads, the inner bonding pad pattern includes second bonding pads, a density of the first bonding pads is greater than that of the second bonding pads. The first bonding pads of the outer bonding pad pattern is distributed to form a plurality of pad rings surrounding the inner bonding pad pattern, and the first bonding pads of the plurality of pad rings are aligned in a horizontal direction or a vertical direction.
-
公开(公告)号:US20220005775A1
公开(公告)日:2022-01-06
申请号:US16984601
申请日:2020-08-04
Applicant: United Microelectronics Corp.
Inventor: Zhirui Sheng , Hui-Ling Chen , Chung-Hsing Kuo , Chun-Ting Yeh , Ming-Tse Lin , Chien En Hsu
IPC: H01L23/00 , H01L25/065 , H01L25/00 , H01L21/66
Abstract: A structure of semiconductor device is provided, including a first circuit structure, formed on a first substrate. A first test pad is disposed on the first substrate. A second circuit structure is formed on a second substrate. A second test pad is disposed on the second substrate. A first bonding pad of the first circuit structure is bonded to a second bonding pad of the second circuit structure. One of the first test pad and the second test pad is an inner pad while another one of the first test pad and the second test pad is an outer pad, wherein the outer pad surrounds the inner pad.
-
公开(公告)号:US12148723B2
公开(公告)日:2024-11-19
申请号:US18077191
申请日:2022-12-07
Applicant: United Microelectronics Corp.
Inventor: Zhirui Sheng , Hui-Ling Chen , Chung-Hsing Kuo , Chun-Ting Yeh , Ming-Tse Lin , Chien En Hsu
IPC: H01L21/66 , H01L23/00 , H01L25/00 , H01L25/065
Abstract: A structure of semiconductor device is provided, including a first circuit structure, formed on a first substrate. A first test pad is disposed on the first substrate. A second circuit structure is formed on a second substrate. A second test pad is disposed on the second substrate. A first bonding pad of the first circuit structure is bonded to a second bonding pad of the second circuit structure. One of the first test pad and the second test pad is an inner pad while another one of the first test pad and the second test pad is an outer pad, wherein the outer pad surrounds the inner pad.
-
公开(公告)号:US20240371695A1
公开(公告)日:2024-11-07
申请号:US18204398
申请日:2023-06-01
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chuan-Lan Lin , Yu-Ping Wang , Chien-Ting Lin , Chu-Fu Lin , Chun-Ting Yeh , Chung-Hsing Kuo
Abstract: A method for fabricating a semiconductor device includes the steps of first providing a wafer, forming a scribe line on a front side of the wafer, performing a plasma dicing process to dice the wafer along the scribe line without separating the wafer completely, performing a laminating process to form a tape on the front side of the wafer, performing a grinding process on a backside of the wafer, and then performing an expanding process to divide the wafer into chips.
-
公开(公告)号:US20230101900A1
公开(公告)日:2023-03-30
申请号:US18077191
申请日:2022-12-07
Applicant: United Microelectronics Corp.
Inventor: Zhirui Sheng , Hui-Ling Chen , Chung-Hsing Kuo , Chun-Ting Yeh , Ming-Tse Lin , Chien En Hsu
IPC: H01L23/00 , H01L25/065 , H01L25/00 , H01L21/66
Abstract: A structure of semiconductor device is provided, including a first circuit structure, formed on a first substrate. A first test pad is disposed on the first substrate. A second circuit structure is formed on a second substrate. A second test pad is disposed on the second substrate. A first bonding pad of the first circuit structure is bonded to a second bonding pad of the second circuit structure. One of the first test pad and the second test pad is an inner pad while another one of the first test pad and the second test pad is an outer pad, wherein the outer pad surrounds the inner pad.
-
公开(公告)号:US11569188B2
公开(公告)日:2023-01-31
申请号:US17387755
申请日:2021-07-28
Applicant: United Microelectronics Corp.
Inventor: Chung-Hsing Kuo , Chun-Ting Yeh , Ming-Tse Lin
Abstract: A semiconductor device, including a first semiconductor substrate and a second semiconductor substrate, is provided. A first bonding structure is located on the first semiconductor substrate and includes a first pad having an elongated shape. A second bonding structure is located on the second semiconductor substrate and includes a second pad having an elongated shape. The first semiconductor substrate is bonded to the second semiconductor substrate by bonding the first bonding structure and the second bonding structure. The first pad is bonded to the second pad, and an extension direction of the first pad is different from an extension direction of the second pad.
-
公开(公告)号:US10192808B1
公开(公告)日:2019-01-29
申请号:US15642349
申请日:2017-07-06
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Teng-Chuan Hu , Chun-Hung Chen , Chu-Fu Lin , Chun-Ting Yeh , Chung-Hsing Kuo , Ming-Tse Lin
IPC: H01L21/00 , H01L23/00 , H01L23/48 , H01L23/528 , H01L21/768 , H01L23/532 , H01L21/321
Abstract: A semiconductor structure includes a substrate having a frontside surface and a backside surface. A through-substrate via extends into the substrate from the frontside surface. The through-substrate via comprises a top surface. A metal cap covers the top surface of the through-substrate via. A plurality of cylindrical dielectric plugs is embedded in the metal cap. The cylindrical dielectric plugs are distributed only within a central area of the metal cap. The central area is not greater than a surface area of the top surface of the through-substrate via.
-
公开(公告)号:US20250015023A1
公开(公告)日:2025-01-09
申请号:US18229640
申请日:2023-08-02
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chiu-Jung Chiu , Chung-Hsing Kuo , Chun-Ting Yeh , Chuan-Lan Lin , Yu-Ping Wang , Yu-Chun Chen
IPC: H01L23/00 , H01L23/522 , H01L23/528 , H01L23/532
Abstract: The invention provides a semiconductor structure, which comprises a plurality of metal circuit layers stacked with each other, the multi-layer metal circuit layer comprises an aluminum circuit layer which is located at the position closest to a surface among the plurality of circuit layers, the material of the aluminum circuit layer is made of aluminum, and the aluminum circuit layer comprises a concave portion.
-
公开(公告)号:US20220415836A1
公开(公告)日:2022-12-29
申请号:US17387755
申请日:2021-07-28
Applicant: United Microelectronics Corp.
Inventor: Chung-Hsing Kuo , Chun-Ting Yeh , Ming-Tse Lin
Abstract: A semiconductor device, including a first semiconductor substrate and a second semiconductor substrate, is provided. A first bonding structure is located on the first semiconductor substrate and includes a first pad having an elongated shape. A second bonding structure is located on the second semiconductor substrate and includes a second pad having an elongated shape. The first semiconductor substrate is bonded to the second semiconductor substrate by bonding the first bonding structure and the second bonding structure. The first pad is bonded to the second pad, and an extension direction of the first pad is different from an extension direction of the second pad.
-
公开(公告)号:US20190013259A1
公开(公告)日:2019-01-10
申请号:US15642349
申请日:2017-07-06
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Teng-Chuan Hu , Chun-Hung Chen , Chu-Fu Lin , Chun-Ting Yeh , Chung-Hsing Kuo , Ming-Tse Lin
IPC: H01L23/48 , H01L23/528 , H01L21/768 , H01L23/532
Abstract: A semiconductor structure includes a substrate having a frontside surface and a backside surface. A through-substrate via extends into the substrate from the frontside surface. The through-substrate via comprises a top surface. A metal cap covers the top surface of the through-substrate via. A plurality of cylindrical dielectric plugs is embedded in the metal cap. The cylindrical dielectric plugs are distributed only within a central area of the metal cap. The central area is not greater than a surface area of the top surface of the through-substrate via.
-
-
-
-
-
-
-
-
-