摘要:
Hermetic compressor including a hermetic container having an enclosed space therein, a motor part in the hermetic container for converting an electric energy into a kinetic energy, a compression part connected to the motor part for compressing low temperature, low pressure refrigerant into high temperature, high pressure refrigerant, a discharge muffler adjacent to the compression part for attenuating noise of the refrigerant compressed into high temperature and high pressure, a discharge pipe passed through one side of the hermetic container for discharging the refrigerant to an outside of the compressor, and a loop pie of a synthetic resin between the discharge muffler and the discharge pipe.
摘要:
The present invention discloses a method for forming a metal line in a semiconductor device including the steps of: sequentially forming a first insulation film, an etch barrier film and a second insulation film on a semiconductor substrate on which the substructure has been formed; forming a plurality of via holes for exposing the substructure in different points by patterning the second insulation film, the etch barrier film and the first insulation film of the resulting structure, and forming a plurality of trench patterns respectively on the plurality of via holes by re-patterning the second insulation film and the etch barrier film of the resulting structure; forming a plurality of vias and trenches by filling a metal material in the plurality of via holes and trench patterns; removing the second insulation film; and forming a third insulation film over the resulting structure including the removed second insulation film.
摘要:
Disclosed herein is a shared Local Area Network (LAN) emulation method and apparatus. The method includes the following four steps. At the first step, a Logical Link Identifier (LLID) management table is set up to assign unique LLIDs to a plurality of Optical Network Units (ONUs) and manage the assigned LLIDs so as to identify the plurality of ONUs connected to a single Optical Line Terminal (OLT). Thereafter, a MAC address table is set up for the LLIDs to learn MAC addresses of the ONUs. Thereafter, the unique LLIDs are assigned to ONUs when the ONUs request registration from the OLT. Finally, data frames, which are received by a Shared LAN Emulation (SLE) layer of the OLT, are bridged using the LLIDs, VIDs of Virtual LANs to which the ONUs belong and destination MAC addresses of the data frames so as to provide a single matched port between a Logical Link Control (LLC) layer and a MAC layer of the OLT.
摘要:
A low voltage sensing scheme reduces active power down standby leakage current in a memory device. A clamping device or diode is used between a Psense amplifier control line (e.g. ACT) and Vcc and/or between an Nsense amplifier control line (e.g. RNL*) and Vss (ground potential). The clamping diode is not enabled during normal memory operations, but is turned on during active power down mode to reduce leakage current through ACT and/or RNL* nodes. The clamping device connected to the ACT node may reduce the voltage on the ACT line during power down mode, whereas the clamping device connected to the RNL* node may increase the voltage on the RNL* line during power down mode to reduce sense amplifier leakage current through these nodes. Because of the rules governing abstracts, this abstract should not be used to construe the claims.
摘要:
A caster assembly for a frame is described that permits a frame to be easily moved and placed. The caster assembly, which may lift a leg of the frame, can be placed or removed without picking up the frame. The caster assembly further includes a handle that moves a cam for engaging the caster assembly with the leg. A frame having at least one caster assembly is also described.
摘要:
Embodiments are described for a voltage compensated sense amplifier. One such sense amplifier includes a pair of digit line nodes respectively coupled to a pair of transistors. A first pair of switches are adapted to cross-couple the gates of the transistors to the respective digit line node and a second pair of switches are adapted to couple the gates of the transistors to a voltage supply. The first and second pair of switches are coupled to respective gates of the transistors independent of the pair of transistors being respectively coupled to the digit line nodes.
摘要:
A sense amplifier having an amplifier stage with decreased gain is described. The sense amplifier includes a first input/output (“I/O”) node and a second complementary I/O node. The sense amplifier includes two amplifier stages, each for amplifying a signal on one of the I/O nodes. The first amplifier stage, having a first conductivity-type, amplifies one of the I/O node towards a first voltage. The second amplifier stage, having a second conductivity-type, amplifies the other I/O node towards a second voltage. The sense amplifier also includes a resistance circuit coupled to the second amplifier stage to reduce the gain of the second amplifier stage thereby reducing the rate of amplification of the signal on the corresponding I/O node.
摘要:
Systems and methods of sensing a data state coupled to a digit line and for coupling a digit line to a sense amplifier. In sensing the data state coupled to the digit line, the digit line is coupled to a sense node and driving voltages provided to the sense amplifier. The data state is latched in response to the driving voltages. In coupling the digit line to a sense amplifier, the digit line is coupled to the sense amplifier for a first time period and decoupled from the sense amplifier for a second time period. The digit line is coupled to the sense amplifier at a controlled rate following the second time period.
摘要:
The p- well back bias for NCH transistors in a DRAM sense amplifier circuit is dynamically adjusted. Preferably, during sensing, the p- well back bias for the NCH transistors of the sense amp is increased to in effect lower the threshold voltages for the NCH transistors so that they are more easily activated during sensing. The back bias voltage is preferably increased from ground (its normal value) to the threshold voltage of a NCH transistor (NVt), a value low enough to prevent the circuit from latch-up. Moreover, this voltage is preferably arrived at using a Vt detector/bias circuitry which receives the p- well bias voltage as feedback. While benefiting the disclosed sense amp circuit, the dynamic bias provided to the p- well of the NCH transistors can also benefit NCH transistors in other CMOS circuitry as well. Moreover, similar modifications to dynamically bias the n- wells of PCH transistors in CMOS circuits are also provided to increase the sensing margins of PCH transistors as well.
摘要:
Systems and methods of sensing a data state coupled to a digit line and for coupling a digit line to a sense amplifier. In sensing the data state coupled to the digit line, the digit line is coupled to a sense node and driving voltages provided to the sense amplifier. The data state is latched in response to the driving voltages. In coupling the digit line to a sense amplifier, the digit line is coupled to the sense amplifier for a first time period and decoupled from the sense amplifier for a second time period. The digit line is coupled to the sense amplifier at a controlled rate following the second time period.