-
公开(公告)号:US12125852B2
公开(公告)日:2024-10-22
申请号:US18360895
申请日:2023-07-28
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Huan-Chieh Su , Li-Zhen Yu , Chun-Yuan Chen , Shih-Chuan Chiu , Cheng-Chi Chuang , Yu-Ming Lin , Chih-Hao Wang
IPC: H01L27/088 , H01L21/027 , H01L21/306 , H01L21/308
CPC classification number: H01L27/0886 , H01L21/0274 , H01L21/30604 , H01L21/3086
Abstract: A semiconductor device according to the present disclosure includes a bottom dielectric feature on a substrate, a plurality of channel members directly over the bottom dielectric feature, a gate structure wrapping around each of the plurality of channel members, two first epitaxial features sandwiching the bottom dielectric feature along a first direction, and two second epitaxial features sandwiching the plurality of channel members along the first direction.
-
公开(公告)号:US20230387115A1
公开(公告)日:2023-11-30
申请号:US18360895
申请日:2023-07-28
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Huan-Chieh Su , Li-Zhen Yu , Chun-Yuan Chen , Shih-Chuan Chiu , Cheng-Chi Chuang , Yu-Ming Lin , Chih-Hao Wang
IPC: H01L27/088 , H01L21/027 , H01L21/308 , H01L21/306
CPC classification number: H01L27/0886 , H01L21/0274 , H01L21/3086 , H01L21/30604
Abstract: A semiconductor device according to the present disclosure includes a bottom dielectric feature on a substrate, a plurality of channel members directly over the bottom dielectric feature, a gate structure wrapping around each of the plurality of channel members, two first epitaxial features sandwiching the bottom dielectric feature along a first direction, and two second epitaxial features sandwiching the plurality of channel members along the first direction.
-
公开(公告)号:US11557484B2
公开(公告)日:2023-01-17
申请号:US17329024
申请日:2021-05-24
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Sung-Li Wang , Yasutoshi Okuno , Shih-Chuan Chiu
IPC: H01L21/285 , H01L21/8234 , H01L29/66 , H01L21/02 , H01L21/8238 , H01L21/768 , H01L29/78 , H01L27/088
Abstract: A method of forming a semiconductor device includes forming a source/drain region on a substrate, depositing a metal-rich metal silicide layer on the source/drain region, depositing a silicon-rich metal silicide layer on the metal-rich metal silicide layer, and forming a contact plug on the silicon-rich metal silicide layer. This disclosure also describes a semiconductor device including a fin structure on a substrate, a source/drain region on the fin structure, a metal-rich metal silicide layer on the source/drain region, a silicon-rich metal silicide layer on the metal-rich metal silicide layer, and a contact plug on the silicon-rich metal silicide layer.
-
公开(公告)号:US11502201B2
公开(公告)日:2022-11-15
申请号:US17081915
申请日:2020-10-27
Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
Inventor: Li-Zhen Yu , Huan-Chieh Su , Shih-Chuan Chiu , Lin-Yu Huang , Cheng-Chi Chuang , Chih-Hao Wang
IPC: H01L29/78 , H01L21/8238 , H01L27/088 , H01L29/417 , H01L29/49 , H01L29/66
Abstract: A semiconductor device structure includes a source/drain feature comprising a first surface, a second surface opposing the first surface, and a sidewall connecting the first surface to the second surface, a dielectric layer in contact with the second surface of the source/drain feature, a semiconductor layer having a first surface, a second surface opposing the first surface, and a sidewall connecting the first surface to the second surface, wherein the sidewall of the semiconductor layer is in contact with the sidewall of the source/drain feature, and the second surface of the semiconductor layer is co-planar with the second surface of the source/drain feature, and a gate structure having a surface in contact with the first surface of the semiconductor layer.
-
15.
公开(公告)号:US11342229B2
公开(公告)日:2022-05-24
申请号:US16440210
申请日:2019-06-13
Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
Inventor: Shih-Chuan Chiu , Jia-Chuan You , Chia-Hao Chang , Chun-Yuan Chen , Tien-Lu Lin , Yu-Ming Lin , Chih-Hao Wang
IPC: H01L21/8234 , H01L27/088 , H01L29/66 , H01L29/78 , H01L21/768 , H01L23/522 , H01L29/06
Abstract: A method for forming an electrical connection structure is provided. The method includes forming a first metal material in an opening of a dielectric layer. The first metal material includes a plurality of grains. The method also includes forming a second metal material over the first metal material. The method also includes annealing the second metal material so that the second metal material diffuses along grain boundaries of the grains of the first metal material. The method also includes removing the second metal material from the upper surface of the first metal material.
-
公开(公告)号:US20240387534A1
公开(公告)日:2024-11-21
申请号:US18787838
申请日:2024-07-29
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Huan-Chieh Su , Li-Zhen Yu , Chun-Yuan Chen , Shih-Chuan Chiu , Cheng-Chi Chuang , Yu-Ming Lin , Chih-Hao Wang
IPC: H01L27/088 , H01L21/027 , H01L21/306 , H01L21/308
Abstract: A semiconductor device according to the present disclosure includes a bottom dielectric feature on a substrate, a plurality of channel members directly over the bottom dielectric feature, a gate structure wrapping around each of the plurality of channel members, two first epitaxial features sandwiching the bottom dielectric feature along a first direction, and two second epitaxial features sandwiching the plurality of channel members along the first direction.
-
公开(公告)号:US20230008614A1
公开(公告)日:2023-01-12
申请号:US17815761
申请日:2022-07-28
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Shih-Chuan Chiu , Chia-Hao Chang , Cheng-Chi Chuang , Chih-Hao Wang , Huan-Chieh Su , Chu-Yuan Chen , Li-Zhen Yu , Yu-Ming Lin
IPC: H01L29/06 , H01L29/423 , H01L21/8234
Abstract: A semiconductor device with dual side source/drain (S/D) contact structures and a method of fabricating the same are disclosed. The method includes forming a fin structure on a substrate, forming a superlattice structure on the fin structure, forming first and second S/D regions within the superlattice structure, forming a gate structure between the first and second S/D regions, forming first and second contact structures on first surfaces of the first and second S/D regions, and forming a third contact structure, on a second surface of the first S/D region, with a work function metal (WFM) silicide layer and a dual metal liner. The second surface is opposite to the first surface of the first S/D region and the WFM silicide layer has a work function value closer to a conduction band energy than a valence band energy of a material of the first S/D region.
-
公开(公告)号:US11482595B1
公开(公告)日:2022-10-25
申请号:US17238983
申请日:2021-04-23
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Shih-Chuan Chiu , Chia-Hao Chang , Cheng-Chi Chuang , Chih-Hao Wang , Huan-Chieh Su , Chun-Yuan Chen , Li-Zhen Yu , Yu-Ming Lin
IPC: H01L29/06 , H01L29/423 , H01L21/8234
Abstract: A semiconductor device with dual side source/drain (S/D) contact structures and a method of fabricating the same are disclosed. The method includes forming a fin structure on a substrate, forming a superlattice structure on the fin structure, forming first and second S/D regions within the superlattice structure, forming a gate structure between the first and second S/D regions, forming first and second contact structures on first surfaces of the first and second S/D regions, and forming a third contact structure, on a second surface of the first S/D region, with a work function metal (WFM) silicide layer and a dual metal liner. The second surface is opposite to the first surface of the first S/D region and the WFM silicide layer has a work function value closer to a conduction band energy than a valence band energy of a material of the first S/D region.
-
公开(公告)号:US11222892B2
公开(公告)日:2022-01-11
申请号:US16901963
申请日:2020-06-15
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Huan-Chieh Su , Li-Zhen Yu , Chun-Yuan Chen , Shih-Chuan Chiu , Cheng-Chi Chuang , Yu-Ming Lin , Chih-Hao Wang
IPC: H01L27/088 , H01L21/027 , H01L21/308 , H01L21/306
Abstract: A semiconductor device according to the present disclosure includes a bottom dielectric feature on a substrate, a plurality of channel members directly over the bottom dielectric feature, a gate structure wrapping around each of the plurality of channel members, two first epitaxial features sandwiching the bottom dielectric feature along a first direction, and two second epitaxial features sandwiching the plurality of channel members along the first direction.
-
公开(公告)号:US20210082742A1
公开(公告)日:2021-03-18
申请号:US16573719
申请日:2019-09-17
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Chun-Yuan Chen , Shih-Chuan Chiu , Jia-Chuan You , Chia-Hao Chang , Tien-Lu Lin , Yu-Ming Lin
IPC: H01L21/768 , H01L21/321 , H01L23/522 , H01L23/532
Abstract: A method includes forming a first conductive feature on a substrate, forming a via that contacts the first conductive feature, the via comprising a conductive material, performing a Chemical Mechanical Polishing (CMP) process to a top surface of the via, depositing an Interlayer Dielectric (ILD) layer on the via, forming a trench within the ILD layer to expose the via, and filling the trench with a second conductive feature that contacts the via, the second conductive feature comprising a same material as the conductive material.
-
-
-
-
-
-
-
-
-