-
公开(公告)号:US20200066770A1
公开(公告)日:2020-02-27
申请号:US16674216
申请日:2019-11-05
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Chun-Yuan Chen , Ching-Chun Wang , Dun-Nian Yaung , Hsiao-Hui Tseng , Jhy-Jyi Sze , Shyh-Fann Ting , Tzu-Jui Wang , Yen-Ting Chiang , Yu-Jen Wang , Yuichiro Yamashita
IPC: H01L27/146
Abstract: The present disclosure, in some embodiments, relates to an integrated chip. The integrated chip includes an image sensing element disposed within a semiconductor substrate. One or more isolation structures are arranged within one or more trenches disposed along a first surface of the semiconductor substrate. The one or more isolation structures are separated from opposing sides of the image sensing element by non-zero distances. The one or more trenches are defined by sidewalls and a horizontally extending surface of the semiconductor substrate. A doped region is laterally arranged between the sidewalls of the semiconductor substrate defining the one or more trenches and is vertically arranged between the image sensing element and the first surface of the semiconductor substrate.
-
公开(公告)号:US10276618B2
公开(公告)日:2019-04-30
申请号:US15919784
申请日:2018-03-13
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Chun-Yuan Chen , Ching-Chun Wang , Dun-Nian Yaung , Hsiao-Hui Tseng , Jhy-Jyi Sze , Shyh-Fann Ting , Tzu-Jui Wang , Yen-Ting Chiang , Yu-Jen Wang , Yuichiro Yamashita
IPC: H01L31/00 , H01L27/146
Abstract: The present disclosure, in some embodiments, relates to a CMOS image sensor. The CMOS image sensor has an image sensing element disposed within a substrate. A plurality of isolation structures are arranged along a back-side of the substrate and are separated from opposing sides of the image sensing element by non-zero distances. A doped region is laterally arranged between the plurality of isolation structures. The doped region is also vertically arranged between the image sensing element and the back-side of the substrate. The doped region physically contacts the image sensing element.
-
公开(公告)号:US09954022B2
公开(公告)日:2018-04-24
申请号:US14923635
申请日:2015-10-27
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Chun-Yuan Chen , Ching-Chun Wang , Dun-Nian Yaung , Hsiao-Hui Tseng , Jhy-Jyi Sze , Shyh-Fann Ting , Tzu-Jui Wang , Yen-Ting Chiang , Yu-Jen Wang , Yuichiro Yamashita
IPC: H01L31/00 , H01L27/146
CPC classification number: H01L27/1463 , H01L27/14609 , H01L27/14621 , H01L27/14627 , H01L27/1464 , H01L27/14643 , H01L27/14689
Abstract: The present disclosure relates to a CMOS image sensor having a doped region, arranged between deep trench isolation structures and an image sensing element, and an associated method of formation. In some embodiments, the CMOS image sensor has a pixel region disposed within a semiconductor substrate. The pixel region has an image sensing element configured to convert radiation into an electric signal. A plurality of back-side deep trench isolation (BDTI) structures extend into the semiconductor substrate on opposing sides of the pixel region. A doped region is laterally arranged between the BDTI structures and separates the image sensing element from the BDTI structures and the back-side of the semiconductor substrate. Separating the image sensing element from the BDTI structures prevents the image sensing element from interacting with interface defects near edges of the BDTI structures, and thereby reduces dark current and white pixel number.
-
公开(公告)号:US11227889B2
公开(公告)日:2022-01-18
申请号:US16674216
申请日:2019-11-05
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Chun-Yuan Chen , Ching-Chun Wang , Dun-Nian Yaung , Hsiao-Hui Tseng , Jhy-Jyi Sze , Shyh-Fann Ting , Tzu-Jui Wang , Yen-Ting Chiang , Yu-Jen Wang , Yuichiro Yamashita
IPC: H01L31/00 , H01L27/146
Abstract: The present disclosure, in some embodiments, relates to an integrated chip. The integrated chip includes an image sensing element disposed within a semiconductor substrate. One or more isolation structures are arranged within one or more trenches disposed along a first surface of the semiconductor substrate. The one or more isolation structures are separated from opposing sides of the image sensing element by non-zero distances. The one or more trenches are defined by sidewalls and a horizontally extending surface of the semiconductor substrate. A doped region is laterally arranged between the sidewalls of the semiconductor substrate defining the one or more trenches and is vertically arranged between the image sensing element and the first surface of the semiconductor substrate.
-
-
-