-
公开(公告)号:US11756909B2
公开(公告)日:2023-09-12
申请号:US17203990
申请日:2021-03-17
Applicant: Kioxia Corporation
Inventor: Shinya Watanabe , Shinya Arai
IPC: H01L25/065 , H01L23/00 , H01L25/18 , H01L25/00
CPC classification number: H01L24/08 , H01L24/80 , H01L25/0657 , H01L25/18 , H01L25/50 , H01L2224/08145 , H01L2224/80895 , H01L2224/80896 , H01L2924/1431 , H01L2924/14511
Abstract: According to one embodiment, a semiconductor storage device includes a first chip and a second chip. The first chip includes a first substrate, a transistor, and a first pad. The second chip includes a second pad, a memory cell array, and a second substrate. The second pad is on the first pad. The second chip is bonded to the first chip. The first chip and the second chip includes, when viewed in a first direction orthogonal to the first substrate, a first region and a second region. The first region includes the memory cell array. The second region surrounds an area around the first region and includes a wall extending from the first substrate to the second substrate. The second substrate includes a first opening passing through the second substrate in the second region.
-
公开(公告)号:US20230114433A1
公开(公告)日:2023-04-13
申请号:US18079054
申请日:2022-12-12
Applicant: Kioxia Corporation
Inventor: Yasuhito YOSHIMIZU , Yoshiro Shimojo , Shinya Arai
IPC: H01L23/48 , H01L21/768 , H01L23/522
Abstract: According to one embodiment, a stacked body includes a plurality of electrode layers stacked with an insulator interposed. A conductive via pierces the stacked body, and connects an upper layer interconnect and a lower layer interconnect. A insulating film is provided between the via and the stacked body.
A distance along a diametral direction of the via between a side surface of the via and an end surface of one of the electrode layers opposing the side surface of the via is greater than a distance along the diametral direction between the side surface of the via and an end surface of the insulator opposing the side surface of the via.-
公开(公告)号:US11296114B2
公开(公告)日:2022-04-05
申请号:US17335214
申请日:2021-06-01
Applicant: KIOXIA CORPORATION
Inventor: Yoshiaki Fukuzumi , Shinya Arai , Masaki Tsuji , Hideaki Aochi , Hiroyasu Tanaka
IPC: H01L27/11582 , H01L29/66 , H01L29/792 , H01L27/11575 , H01L27/11565 , H01L29/423
Abstract: A semiconductor memory device includes a connecting member including a semiconductor material, a first electrode film, a first insulating film, a stacked body and three or more semiconductor pillars. The stacked body includes second electrode films and second insulating films that alternately stacked. The semiconductor pillars are arrayed along two or more directions, extend in a stacking direction, pierce through the stacked body and the first insulating film, and are connected to the connecting member. The device includes a third insulating film provided between the semiconductor pillars and the stacked body and between the connecting member and the first electrode film. A charge storage layer is provided at least between one of the second electrode films and the third insulating film.
-
-