-
公开(公告)号:US20230102492A1
公开(公告)日:2023-03-30
申请号:US17954060
申请日:2022-09-27
Applicant: STMicroelectronics International N.V.
Inventor: Harsh RAWAT , Kedar Janardan DHORI , Promod KUMAR , Nitin CHAWLA , Manuj AYODHYAWASI
Abstract: A memory array includes a plurality of bit-cells arranged as a set of rows of bit-cells intersecting a plurality of columns. The memory array also includes a plurality of in-memory-compute (IMC) cells arranged as a set of rows of IMC cells intersecting the plurality of columns of the memory array. Each of the IMC cells of the memory array includes a first bit-cell having a latch, a write-bit line and a complementary write-bit line, and a second bit-cell having a latch, a write-bit line and a complementary write-bit line, wherein the write-bit line of the first bit-cell is coupled to the complementary write-bit line of the second bit-cell and the complementary write-bit line of the first bit-cell is coupled to the write-bit line of the second bit-cell.
-
公开(公告)号:US20230012303A1
公开(公告)日:2023-01-12
申请号:US17852567
申请日:2022-06-29
Applicant: STMicroelectronics International N.V.
Inventor: Kedar Janardan DHORI , Harsh RAWAT , Promod KUMAR , Nitin CHAWLA , Manuj AYODHYAWASI
IPC: G11C11/418 , G11C11/412 , G11C11/419
Abstract: A circuit includes a memory array with SRAM cells connected in rows by word lines and in columns by bit lines. A row controller circuit simultaneously actuates, through a word line driver circuit for each row, word lines in parallel for an in-memory compute operation. A column processing circuit processes analog voltages developed on the bit lines in response to the simultaneous actuation to generate a decision output for the in-memory compute operation. A bit line clamping circuit includes a sensing circuit that compares the analog voltages on a given pair of bit lines to a threshold voltage. A voltage clamp circuit is actuated in response to the comparison to preclude the analog voltages on the given pair of bit lines from decreasing below a clamping voltage level.
-
公开(公告)号:US20230008275A1
公开(公告)日:2023-01-12
申请号:US17844434
申请日:2022-06-20
Applicant: STMicroelectronics International N.V.
Inventor: Kedar Janardan DHORI , Nitin CHAWLA , Promod KUMAR , Manuj AYODHYAWASI , Harsh RAWAT
IPC: G11C11/408 , G11C11/4076 , G11C11/4074 , G11C7/04 , H03K19/17728
Abstract: An in-memory computation circuit includes a memory array with SRAM cells connected in rows by word lines and in columns by bit lines. Each row includes a word line drive circuit powered by an adaptive supply voltage. A row controller circuit simultaneously actuates word lines in parallel for an in-memory compute operation. A column processing circuit processes analog voltages developed on the bit lines in response to the simultaneous actuation to generate a decision output for the in-memory compute operation. A voltage generator circuit generates the adaptive supply voltage for powering the word line drive circuits during the simultaneous actuation. A level of the adaptive supply voltage is modulated dependent on integrated circuit process and/or temperature conditions in order to optimize word line underdrive performance and inhibit unwanted memory cell data flip.
-
24.
公开(公告)号:US20240143239A1
公开(公告)日:2024-05-02
申请号:US18379373
申请日:2023-10-12
Applicant: STMicroelectronics International N.V.
Inventor: Bhupender SINGH , Hitesh CHAWLA , Tanuj KUMAR , Harsh RAWAT , Kedar Janardan DHORI , Promod KUMAR , Manuj AYODHYAWASI , Nitin CHAWLA
IPC: G06F3/06
CPC classification number: G06F3/0673 , G06F3/061 , G06F3/0655
Abstract: A memory circuit includes an array of memory cells arranged in rows and columns. A word line is connected to the memory cells of each row. A row decoder circuit operates in response to an internal clock and an address to selectively apply a word line signal to one word line and further generate a dummy word line signal. A control circuit includes a clock generator that generates the internal clock which is reset in response to a reset signal. A first delay circuit receives the dummy word line signal and outputs a first delayed dummy word line signal. A second delay circuit receives the dummy word line signal and outputs a second delayed dummy word line signal. A multiplexer circuit selects between the first and second delayed dummy word line signals for output as the reset signal in response to a logic state of a mode control signal.
-
公开(公告)号:US20230410892A1
公开(公告)日:2023-12-21
申请号:US18137261
申请日:2023-04-20
Applicant: STMicroelectronics International N.V.
Inventor: Kedar Janardan DHORI , Promod KUMAR , Nitin CHAWLA , Harsh RAWAT , Manuj AYODHYAWASI
IPC: G11C11/4096 , G11C11/408 , G11C11/4074 , G11C11/4094
CPC classification number: G11C11/4096 , G11C11/4094 , G11C11/4074 , G11C11/4085
Abstract: An in-memory computation circuit includes a memory array with SRAM cells connected in rows by word lines and in columns by bit lines. A row controller circuit simultaneously actuates word lines in parallel for an in-memory compute operation. A column processing circuit includes a current mirroring circuit that mirrors the read current developed on each bit line in response to the simultaneous actuation to generate a decision output for the in-memory compute operation. A bias voltage for word line driver and a configuration of the current mirroring circuit to inhibit drop of a voltage on the bit line below a bit flip voltage during execution of the in-memory compute operation. The mirrored read current is integrated by an integration capacitor to generate an output voltage that is converted to a digital signal by an analog-to-digital converter circuit.
-
26.
公开(公告)号:US20230386564A1
公开(公告)日:2023-11-30
申请号:US18137159
申请日:2023-04-20
Applicant: STMicroelectronics International N.V.
Inventor: Kedar Janardan DHORI , Nitin CHAWLA , Promod KUMAR , Harsh RAWAT , Manuj AYODHYAWASI
IPC: G11C11/4096 , G11C11/408 , G11C11/4094
CPC classification number: G11C11/4096 , G11C11/4085 , G11C11/4094
Abstract: An in-memory computation circuit includes a memory array with SRAM cells connected in rows by word lines and in columns by bit lines. A row controller circuit simultaneously actuates word lines in parallel for an in-memory compute operation. A column processing circuit includes a read circuit that operates to reduce sensitivity to variation in bit line read current. Additionally, a testing circuit senses analog signals on the complementary bit lines to identify one of the complementary bit lines as having a less variable read current. That identified one of the complementary bit lines is coupled to the read circuit for the in-memory compute operation.
-
公开(公告)号:US20230012567A1
公开(公告)日:2023-01-19
申请号:US17844955
申请日:2022-06-21
Applicant: STMicroelectronics International N.V.
Inventor: Harsh RAWAT , Kedar Janardan DHORI , Promod KUMAR , Nitin CHAWLA , Manuj AYODHYAWASI
IPC: G11C11/418 , G11C11/412 , G11C11/419
Abstract: An in-memory computation circuit includes a memory array with SRAM cells connected in rows by word lines and in columns by bit lines. Body bias nodes of the transistors in each SRAM cell are biased by a modulated body bias voltage. A row controller circuit simultaneously actuates word lines in parallel for an in-memory compute operation. A column processing circuit processes analog voltages developed on the bit lines in response to the simultaneous actuation to generate a decision output for the in-memory compute operation. A voltage generator circuit switches the modulated body bias voltage from a non-negative voltage level to a negative voltage level during the simultaneous actuation. The negative voltage level is adjusted dependent on integrated circuit process and/or temperature conditions in order to optimize protection against unwanted memory cell data flip.
-
28.
公开(公告)号:US20240177769A1
公开(公告)日:2024-05-30
申请号:US18522547
申请日:2023-11-29
Applicant: STMicroelectronics International N.V.
Inventor: Promod KUMAR , Kedar Janardan DHORI , Harsh RAWAT , Nitin CHAWLA , Manuj AYODHYAWASI
IPC: G11C11/419 , G11C5/14 , G11C8/08
CPC classification number: G11C11/419 , G11C5/145 , G11C8/08
Abstract: A memory array includes memory cells arranged in rows and columns where each row includes a word line connected to memory cells of the row and each column includes a bit line connected to memory cells of the column. Each memory cell stores a bit of weight data for an in-memory computation operation. A row controller circuit coupled to the word lines through drive circuits is configured to simultaneously actuate multiple word lines during the in-memory computation operation. A column processing circuit includes a discharge time sensing circuit for each column that generates an analog signal indicative of a time taken during the in-memory computation operation to discharge the bit line from a precharge voltage to a threshold voltage. The analog signals are converted to digital signal and a computation circuitry performs digital signal processing calculations on the digital signals to generate a decision output for the in-memory computation operation.
-
公开(公告)号:US20240112748A1
公开(公告)日:2024-04-04
申请号:US18228118
申请日:2023-07-31
Applicant: STMicroelectronics International N.V.
Inventor: Tanuj KUMAR , Hitesh CHAWLA , Bhupender SINGH , Harsh RAWAT , Kedar Janardan DHORI , Manuj AYODHYAWASI , Nitin CHAWLA , Promod KUMAR
CPC classification number: G11C29/1201 , G11C29/12015 , G11C29/32 , G11C2029/1204
Abstract: A memory circuit includes an address port, a data input port and a data output port. An upstream shadow logic circuit is coupled to provide address data to the address port of the memory circuit and input data to the data input port of the memory circuit. A downstream shadow logic circuit is coupled to receive output data from the data output port of the memory circuit. The memory circuit includes a bypass path between the address port and the data output port. This bypass path is activated during a testing operation to pass bits of the address data (forming test data) applied by upstream shadow logic circuit from the address port to the data output port.
-
30.
公开(公告)号:US20240071546A1
公开(公告)日:2024-02-29
申请号:US18227545
申请日:2023-07-28
Applicant: STMicroelectronics International N.V.
Inventor: Hitesh CHAWLA , Tanuj KUMAR , Bhupender SINGH , Harsh RAWAT , Kedar Janardan DHORI , Manuj AYODHYAWASI , Nitin CHAWLA , Promod KUMAR
CPC classification number: G11C29/1201 , G11C29/36 , G11C2029/1202 , G11C2029/1204 , G11C2029/3602
Abstract: The memory array of a memory includes sub-arrays with memory cells arranged in a row-column matrix where each row includes a word line and each sub-array column includes a local bit line. A row decoder circuit supports two modes of memory circuit operation: a first mode where only one word line in the memory array is actuated during a memory read and a second mode where one word line per sub-array are simultaneously actuated during the memory read. An input/output circuit for each column includes inputs to the local bit lines of the sub-arrays, a column data output coupled to the bit line inputs, and a sub-array data output coupled to each bit line input. Both BIST and ATPG testing of the input/output circuit are supported. For BIST testing, multiple data paths between the bit line inputs and the column data output are selectively controlled to provide complete circuit testing.
-
-
-
-
-
-
-
-
-