SEMICONDUCTOR DEVICES HAVING FACETED SILICIDE CONTACTS, AND RELATED FABRICATION METHODS
    31.
    发明申请
    SEMICONDUCTOR DEVICES HAVING FACETED SILICIDE CONTACTS, AND RELATED FABRICATION METHODS 有权
    具有表面硅化物接触的半导体器件及相关制造方法

    公开(公告)号:US20100090289A1

    公开(公告)日:2010-04-15

    申请号:US12249570

    申请日:2008-10-10

    IPC分类号: H01L47/00 H01L21/3205

    摘要: The disclosed subject matter relates to semiconductor transistor devices and associated fabrication techniques that can be utilized to form silicide contacts having an increased effective size, relative to conventional silicide contacts. A semiconductor device fabricated in accordance with the processes disclosed herein includes a layer of semiconductor material and a gate structure overlying the layer of semiconductor material. A channel region is formed in the layer of semiconductor material, the channel region underlying the gate structure. The semiconductor device also includes source and drain regions in the layer of semiconductor material, wherein the channel region is located between the source and drain regions. Moreover, the semiconductor device includes facet-shaped silicide contact areas overlying the source and drain regions.

    摘要翻译: 所公开的主题涉及半导体晶体管器件和相关的制造技术,其可以用于形成相对于常规硅化物触点具有增加的有效尺寸的硅化物触点。 根据本文公开的方法制造的半导体器件包括覆盖半导体材料层的半导体材料层和栅极结构。 沟道区形成在半导体材料层中,栅极结构下方的沟道区。 半导体器件还包括半导体材料层中的源极和漏极区域,其中沟道区域位于源极和漏极区域之间。 此外,半导体器件包括覆盖源极和漏极区域的面形硅化物接触区域。

    METHODS FOR FABRICATING MOS DEVICES HAVING HIGHLY STRESSED CHANNELS
    32.
    发明申请
    METHODS FOR FABRICATING MOS DEVICES HAVING HIGHLY STRESSED CHANNELS 有权
    用于制造具有高应力通道的MOS器件的方法

    公开(公告)号:US20100081245A1

    公开(公告)日:2010-04-01

    申请号:US12240682

    申请日:2008-09-29

    IPC分类号: H01L21/336

    CPC分类号: H01L29/7847 H01L29/66636

    摘要: Methods for forming a semiconductor device comprising a silicon-comprising substrate are provided. One exemplary method comprises depositing a polysilicon layer overlying the silicon-comprising substrate, amorphizing the polysilicon layer, etching the amorphized polysilicon layer to form a gate electrode, depositing a stress-inducing layer overlying the gate electrode, annealing the silicon-comprising substrate to recrystallize the gate electrode, removing the stress-inducing layer, etching recesses into the substrate using the gate electrode as an etch mask, and epitaxially growing impurity-doped, silicon-comprising regions in the recesses.

    摘要翻译: 提供了用于形成包括含硅衬底的半导体器件的方法。 一种示例性方法包括沉积覆盖含硅衬底的多晶硅层,使多晶硅层非晶化,蚀刻非晶化多晶硅层以形成栅电极,沉积覆盖栅电极的应力诱导层,退火含硅衬底以重结晶 栅电极,去除应力诱导层,使用栅电极作为蚀刻掩模蚀刻到衬底中的凹槽,以及在凹槽中外延生长杂质掺杂的含硅区域。

    Method of forming stepped recesses for embedded strain elements in a semiconductor device
    33.
    发明授权
    Method of forming stepped recesses for embedded strain elements in a semiconductor device 有权
    在半导体器件中形成用于嵌入式应变元件的阶梯式凹陷的方法

    公开(公告)号:US07632727B2

    公开(公告)日:2009-12-15

    申请号:US12119384

    申请日:2008-05-12

    IPC分类号: H01L29/772

    摘要: A method of fabricating a semiconductor transistor device is provided. The fabrication method begins by forming a gate structure overlying a layer of semiconductor material, such as silicon. Then, spacers are formed about the sidewalls of the gate structure. Next, ions of an amorphizing species are implanted into the semiconductor material at a tilted angle toward the gate structure. The gate structure and the spacers are used as an ion implantation mask during this step. The ions form amorphized regions in the semiconductor material. Thereafter, the amorphized regions are selectively removed, resulting in corresponding recesses in the semiconductor material. In addition, the recesses are filled with stress inducing semiconductor material, and fabrication of the semiconductor transistor device is completed.

    摘要翻译: 提供一种制造半导体晶体管器件的方法。 制造方法通过形成覆盖诸如硅的半导体材料层的栅极结构开始。 然后,围绕栅极结构的侧壁形成间隔物。 接下来,非晶化物质的离子以倾斜的角度注入到栅极结构中。 在该步骤中,栅极结构和间隔物用作离子注入掩模。 离子在半导体材料中形成非晶化区域。 此后,非晶化区域被选择性地去除,从而在半导体材料中产生相应的凹槽。 此外,凹部被应力诱导半导体材料填充,并且半导体晶体管器件的制造完成。

    METAL OXIDE SEMICONDUCTOR TRANSISTOR WITH REDUCED GATE HEIGHT, AND RELATED FABRICATION METHODS
    34.
    发明申请
    METAL OXIDE SEMICONDUCTOR TRANSISTOR WITH REDUCED GATE HEIGHT, AND RELATED FABRICATION METHODS 有权
    具有降低门高度的金属氧化物半导体晶体管及相关制造方法

    公开(公告)号:US20090256201A1

    公开(公告)日:2009-10-15

    申请号:US12100598

    申请日:2008-04-10

    IPC分类号: H01L27/12 H01L21/84

    摘要: A metal oxide semiconductor transistor device having a reduced gate height is provided. One embodiment of the device includes a substrate having a layer of semiconductor material, a gate structure overlying the layer of semiconductor material, and source/drain recesses formed in the semiconductor material adjacent to the gate structure, such that remaining semiconductor material is located below the source/drain recesses. The device also includes shallow source/drain implant regions formed in the remaining semiconductor material, and epitaxially grown, in situ doped, semiconductor material in the source/drain recesses.

    摘要翻译: 提供了具有减小的栅极高度的金属氧化物半导体晶体管器件。 器件的一个实施例包括具有半导体材料层的衬底,覆盖半导体材料层的栅极结构以及形成在与栅极结构相邻的半导体材料中的源极/漏极凹槽,使得剩余的半导体材料位于 源极/漏极凹槽。 器件还包括在剩余半导体材料中形成的浅源极/漏极注入区域,以及在源极/漏极凹槽中外延生长的原位掺杂的半导体材料。