-
公开(公告)号:US20200219813A1
公开(公告)日:2020-07-09
申请号:US16240335
申请日:2019-01-04
Applicant: GLOBALFOUNDRIES Inc.
Inventor: Bipul C. Paul , Lars W. Liebmann , Ruilong Xie
IPC: H01L23/535 , H01L21/8234 , H01L21/308 , H01L21/306 , H01L21/768 , H01L29/06 , H01L27/088 , H01L29/08
Abstract: A method of forming a buried local interconnect is disclosed including, among other things, forming a first sacrificial layer embedded between a first semiconductor layer and a second semiconductor layer, forming a plurality of fin structures above the second semiconductor layer, forming a mask layer having an opening positioned between an adjacent pair of the fin structures, removing a portion of the second semiconductor layer exposed by the opening to expose the first sacrificial layer and define a first cavity in the second semiconductor layer, removing portions of the first sacrificial layer positioned between the first semiconductor layer and the second semiconductor layer to form lateral cavity extensions of the first cavity, forming a first liner layer in the first cavity, and forming a conductive interconnect in the first cavity over the first liner layer.
-
公开(公告)号:US20190386107A1
公开(公告)日:2019-12-19
申请号:US16555734
申请日:2019-08-29
Applicant: GLOBALFOUNDRIES Inc.
Inventor: Ruilong Xie , Hao Tang , Cheng Chi , Daniel Chanemougame , Lars W. Liebmann , Mark V. Raymond
IPC: H01L29/417 , H01L21/768 , H01L29/66 , H01L21/285 , H01L23/535 , H01L29/78 , H01L29/45
Abstract: One illustrative transistor device disclosed herein includes, among other things, a gate positioned above a semiconductor substrate, the gate comprising a gate structure, a conductive source/drain metallization structure positioned adjacent the gate, the conductive source/drain metallization structure having a front face, and an insulating spacer that is positioned on and in contact with at least a portion of the front face of the conductive source/drain metallization structure. In this example, the device also includes a gate contact opening that exposes at least a portion of the insulating spacer and a portion of an upper surface of the gate structure and a conductive gate contact structure positioned in the gate contact opening, wherein the conductive gate contact structure contacts at least a portion of the insulating spacer and wherein the conductive gate contact structure is conductively coupled to the gate structure.
-
公开(公告)号:US10483363B2
公开(公告)日:2019-11-19
申请号:US15581105
申请日:2017-04-28
Applicant: GLOBALFOUNDRIES Inc.
Inventor: Ruilong Xie , Hao Tang , Cheng Chi , Daniel Chanemougame , Lars W. Liebmann , Mark V. Raymond
IPC: H01L29/417 , H01L21/768 , H01L29/66 , H01L21/285 , H01L23/535 , H01L29/45 , H01L29/78
Abstract: One method includes forming a gate above a semiconductor substrate, the gate comprising a gate structure and a gate cap positioned above the gate structure, forming a conductive source/drain metallization structure adjacent the gate in each of the source/drain regions and forming a recess in each of the conductive source/drain metallization structures. The method further includes forming a spacer structure that comprises recess filling portions that substantially fill the recesses and a portion that extends across the gate cap, wherein a portion of the gate cap is exposed within the spacer structure, forming an insulating material within the spacer structure and on the exposed portion of the gate cap, forming a gate contact opening that exposes a portion of an upper surface of the gate structure and forming a conductive gate contact structure (CB) in the conductive gate contact opening.
-
公开(公告)号:US10475692B2
公开(公告)日:2019-11-12
申请号:US15481826
申请日:2017-04-07
Applicant: GLOBALFOUNDRIES INC.
Inventor: Nicholas V. Licausi , Guillaume Bouche , Lars W. Liebmann
IPC: H01L21/74 , H01L27/108 , H01L27/088 , H01L27/092 , H01L23/528 , H01L23/535
Abstract: The present disclosure relates to semiconductor structures and, more particularly, to self-aligned buried power rail structures and methods of manufacture. The method includes: forming at least one fin structure of a first dimension in a substrate; forming at least one fin structure of a second dimension in the substrate; removing at least a portion of the at least one fin structure of the second dimension to form a trench; filling the trench with conductive metal to form a buried power rail structure within the trench; and forming a contact to the buried power rail structure.
-
35.
公开(公告)号:US20190109045A1
公开(公告)日:2019-04-11
申请号:US15728632
申请日:2017-10-10
Applicant: GLOBALFOUNDRIES Inc.
Inventor: Ruilong Xie , Lars W. Liebmann , Daniel Chanemougame , Chanro Park
IPC: H01L21/768 , H01L21/8234 , H01L27/088 , H01L29/06 , H01L23/528 , H01L23/522
Abstract: One illustrative method disclosed herein may include forming a contact etching structure in a layer of insulating material positioned above first and second lower conductive structures, wherein at least a portion of the contact etching structure is positioned laterally between the first and second lower conductive structures, forming a first conductive line and a first conductive contact adjacent a first side of the contact etching structure and forming a second conductive line and a second conductive contact adjacent a second side of the contact etching structure, wherein a spacing between the first and second conductive lines is approximately equal to a dimension of the contact etching structure.
-
36.
公开(公告)号:US10236215B1
公开(公告)日:2019-03-19
申请号:US15791711
申请日:2017-10-24
Applicant: GLOBALFOUNDRIES Inc.
Inventor: Ruilong Xie , Youngtag Woo , Daniel Chanemougame , Bipul C. Paul , Lars W. Liebmann , Heimanu Niebojewski , Xuelian Zhu , Lei Sun , Hui Zang
IPC: H01L21/8234 , H01L21/768 , H01L23/522 , H01L27/088 , H01L23/528
Abstract: One illustrative method disclosed includes, among other things, forming an initial gate-to-source/drain (GSD) contact structure and an initial CB gate contact structure, wherein an upper surface of each of these contact structures are positioned at a first level. In one example, this method also includes forming a masking layer that covers the initial CB gate contact structure and exposes the initial GSD contact structure and, with the masking layer in position, performing a recess etching process on the initial GSD contact structure so as to form a recessed GSD contact structure, wherein a recessed upper surface of the recessed GSD contact structure is positioned at a second level that is below the first level.
-
公开(公告)号:US20180374932A1
公开(公告)日:2018-12-27
申请号:US16120870
申请日:2018-09-04
Inventor: Su Chen Fan , Andre P. Labonte , Lars W. Liebmann , Sanjay C. Mehta
IPC: H01L29/66 , H01L21/768 , H01L23/522 , H01L23/528 , H01L23/535 , H01L21/311 , H01L27/11 , H01L21/027
Abstract: A gate tie-down structure includes a gate structure including a gate conductor and gate spacers and inner spacers formed on the gate spacers. Trench contacts are formed on sides of the gate structure. An interlevel dielectric (ILD) has a thickness formed over the gate structure. A horizontal connection is formed within the thickness of the ILD over an active area connecting the gate conductor and one of the trench contacts over one of the inner spacers.
-
公开(公告)号:US09899259B2
公开(公告)日:2018-02-20
申请号:US15443523
申请日:2017-02-27
Inventor: Su Chen Fan , Andre P. Labonte , Lars W. Liebmann , Sanjay C. Mehta
IPC: H01L21/768 , H01L21/027 , H01L29/66 , H01L23/535 , H01L27/11 , H01L21/311 , H01L23/522 , H01L23/528
CPC classification number: H01L29/66553 , H01L21/0274 , H01L21/31111 , H01L21/76802 , H01L21/76805 , H01L21/7684 , H01L21/76877 , H01L21/76895 , H01L21/76897 , H01L23/5226 , H01L23/528 , H01L23/535 , H01L27/1104 , H01L29/665 , H01L29/66515 , H01L29/66545 , H01L29/6656 , H01L2924/0002 , H01L2924/00
Abstract: A method for forming a gate tie-down includes opening up a cap layer and recessing gate spacers on a gate structure to expose a gate conductor; forming inner spacers on the gate spacers; etching contact openings adjacent to sides of the gate structure down to a substrate below the gate structures; and forming trench contacts on sides of the gate structure. An interlevel dielectric (ILD) is deposited on the gate conductor and the trench contacts and over the gate structure. The ILD is opened up to expose the trench contact on one side of the gate structure and the gate conductor. A second conductive material provides a self-aligned contact down to the trench contact on the one side and to form a gate contact down to the gate conductor and a horizontal connection within the ILD over an active area between the gate conductor and the self-aligned contact.
-
公开(公告)号:US20170278753A1
公开(公告)日:2017-09-28
申请号:US15618880
申请日:2017-06-09
Inventor: Su Chen Fan , Andre P. Labonte , Lars W. Liebmann , Sanjay C. Mehta
IPC: H01L21/768 , H01L27/11 , H01L29/66 , H01L23/535 , H01L21/027 , H01L21/311
CPC classification number: H01L29/66553 , H01L21/0274 , H01L21/31111 , H01L21/76802 , H01L21/76805 , H01L21/7684 , H01L21/76877 , H01L21/76895 , H01L21/76897 , H01L23/5226 , H01L23/528 , H01L23/535 , H01L27/1104 , H01L29/665 , H01L29/66515 , H01L29/66545 , H01L29/6656 , H01L2924/0002 , H01L2924/00
Abstract: A method for forming a gate tie-down includes opening up a cap layer and recessing gate spacers on a gate structure to expose a gate conductor; forming inner spacers on the gate spacers; etching contact openings adjacent to sides of the gate structure down to a substrate below the gate structures; and forming trench contacts on sides of the gate structure. An interlevel dielectric (ILD) is deposited on the gate conductor and the trench contacts and over the gate structure. The ILD is opened up to expose the trench contact on one side of the gate structure and the gate conductor. A second conductive material provides a self-aligned contact down to the trench contact on the one side and to form a gate contact down to the gate conductor and a horizontal connection within the ILD over an active area between the gate conductor and the self-aligned contact.
-
公开(公告)号:US20170162438A1
公开(公告)日:2017-06-08
申请号:US15432372
申请日:2017-02-14
Inventor: Su Chen Fan , Andre P. Labonte , Lars W. Liebmann , Sanjay C. Mehta
IPC: H01L21/768 , H01L27/11 , H01L29/66 , H01L23/522 , H01L23/528
CPC classification number: H01L29/66553 , H01L21/0274 , H01L21/31111 , H01L21/76802 , H01L21/76805 , H01L21/7684 , H01L21/76877 , H01L21/76895 , H01L21/76897 , H01L23/5226 , H01L23/528 , H01L23/535 , H01L27/1104 , H01L29/665 , H01L29/66515 , H01L29/66545 , H01L29/6656 , H01L2924/0002 , H01L2924/00
Abstract: A gate tie-down structure includes a gate structure including a gate conductor and gate spacers and inner spacers formed on the gate spacers. Trench contacts are formed on sides of the gate structure. An interlevel dielectric (ILD) has a thickness formed over the gate structure. A horizontal connection is formed within the thickness of the ILD over an active area connecting the gate conductor and one of the trench contacts over one of the inner spacers.
-
-
-
-
-
-
-
-
-