-
公开(公告)号:US11322507B2
公开(公告)日:2022-05-03
申请号:US17185709
申请日:2021-02-25
Applicant: Silicon Storage Technology, Inc.
Inventor: Chunming Wang , Jack Sun , Xian Liu , Leo Xing , Nhan Do , Andy Yang , Guo Xiang Song
IPC: H01L21/00 , H01L27/11531 , H01L27/11521 , H01L29/788 , H01L29/66 , H01L21/28 , H01L29/49
Abstract: A method of forming a semiconductor device includes recessing the upper surface of first and second areas of a semiconductor substrate relative to the third area of the substrate, forming a pair of stack structures in the first area each having a control gate over a floating gate, forming a first source region in the substrate between the pair of stack structures, forming an erase gate over the first source region, forming a block of dummy material in the third area, forming select gates adjacent the stack structures, forming high voltage gates in the second area, forming a first blocking layer over at least a portion of one of the high voltage gates, forming silicide on a top surface of the high voltage gates which are not underneath the first blocking layer, and replacing the block of dummy material with a block of metal material.
-
公开(公告)号:US11315940B2
公开(公告)日:2022-04-26
申请号:US17151944
申请日:2021-01-19
Applicant: Silicon Storage Technology, Inc.
Inventor: Chunming Wang , Guo Xiang Song , Leo Xing , Jack Sun , Xian Liu , Nhan Do
IPC: H01L27/11531 , H01L27/11521 , H01L29/78 , H01L21/762 , H01L29/423 , H01L29/66 , H01L21/28 , H01L21/265 , H01L29/788
Abstract: A method of forming memory cells, HV devices and logic devices on a substrate, including recessing the upper surface of the memory cell and HV device areas of the substrate, forming a polysilicon layer in the memory cell and HV device areas, forming first trenches through the first polysilicon layer and into the silicon substrate in the memory cell and HV device areas, filling the first trenches with insulation material, forming second trenches into the substrate in the logic device area to form upwardly extending fins, removing portions of the polysilicon layer in the memory cell area to form floating gates, forming erase and word line gates in the memory cell area, HV gates in the HV device area, and dummy gates in the logic device area from a second polysilicon layer, and replacing the dummy gates with metal gates that wrap around the fins.
-
公开(公告)号:US20190198647A1
公开(公告)日:2019-06-27
申请号:US16287581
申请日:2019-02-27
Applicant: Silicon Storage Technology, Inc.
Inventor: Chunming Wang , Leo Xing , Andy Liu , Melvin Diao , Xian Liu , Nhan Do
IPC: H01L29/66 , H01L27/11521 , H01L21/3213 , H01L27/11531 , H01L29/423 , H01L49/02 , H01L27/11536
CPC classification number: H01L29/66825 , H01L21/32133 , H01L27/11521 , H01L27/11531 , H01L27/11536 , H01L28/00 , H01L29/423 , H01L29/42328
Abstract: A method of forming a non-volatile memory cell on a substrate having memory cell and logic circuit regions by forming a pair of conductive floating gates in the memory cell region, forming a first source region in the substrate between the pair of floating gates, forming a polysilicon layer in both regions, forming an oxide layer over the polysilicon layer in the logic circuit region, performing a chemical-mechanical polish of the polysilicon layer in the memory cell area leaving a first block of the polysilicon layer between the floating gates that is separated from remaining portions of the polysilicon layer, and selectively etching portions of the polysilicon layer to result in: second and third blocks of the polysilicon layer disposed in outer regions of the memory cell area, and a fourth block of the polysilicon layer in the logic circuit region.
-
-