Method of manufacturing a semiconductor device having reduced power consumption without a reduction in the source/drain breakdown voltage
    32.
    发明授权
    Method of manufacturing a semiconductor device having reduced power consumption without a reduction in the source/drain breakdown voltage 失效
    制造具有降低的功耗而不降低源/漏击穿电压的半导体器件的方法

    公开(公告)号:US06465292B2

    公开(公告)日:2002-10-15

    申请号:US10061211

    申请日:2002-02-04

    IPC分类号: H01L218234

    摘要: An SOI layer is formed on a silicon substrate with a buried insulating layer therebetween. An SOI-MOSFET is formed including a drain region and a source region that are formed to define a channel formation region at the SOI layer and including a gate electrode layer opposite to the channel formation region with an insulating layer therebetween. An FS isolation structure is formed to have an FS plate opposite to a region of the SOI layer in the vicinity of the edge portion of the drain region and the source region, and to electrically isolate the SOI-MOSFET from other elements by applying a prescribed potential to the FS plate to fix the potential of the region of the SOI layer opposite to the FS plate. The channel formation region includes two edge portions on both sides and a central portion between the edge portions in a direction of a channel width, and a channel length at the edge of a prescribed region is smaller than a channel length at the central portion.

    摘要翻译: 在硅衬底上形成SOI层,其间具有掩埋绝缘层。 形成SOI-MOSFET,其包括形成为在SOI层处限定沟道形成区域的漏极区域和源极区域,并且包括与沟道形成区域相对的栅极电极层,其间具有绝缘层。 FS隔离结构被形成为具有与漏极区域和源极区域的边缘部分附近的SOI层的区域相对的FS板,并且通过施加规定的方式将SOI-MOSFET与其它元件电隔离 将FS板的电位固定在与FS板相对的SOI层的区域的电位上。 通道形成区域包括两侧的两个边缘部分和沿通道宽度方向的边缘部分之间的中心部分,并且在规定区域的边缘处的通道长度小于中心部分处的通道长度。

    Method of manufacturing a semiconductor device having reduced power consumption without a reduction in the source/drain breakdown voltage

    公开(公告)号:US06424010B1

    公开(公告)日:2002-07-23

    申请号:US09169903

    申请日:1998-10-09

    IPC分类号: H01L2976

    摘要: An SOI layer is formed on a silicon substrate with a buried insulating layer therebetween. An SOI-MOSFET is formed including a drain region and a source region that are formed to define a channel formation region at the SOI layer and including a gate electrode layer opposite to the channel formation region with an insulating layer therebetween. A field-shield (FS) isolation structure is formed to have an FS plate opposite to a region of the SOI layer in the vicinity of the edge portion of the drain region and the source region, and to electrically isolate the SOI-MOSFET from other elements by applying a prescribed potential to the FS plate to fix the potential of the region of the SOI layer opposite to the FS plate. The channel formation region includes the edge portions on both sides and a central portion between the edge portions in a direction of a channel width, and a channel length at the edge of prescribed region is smaller than a channel length at the central portion.

    Semiconductor substrate processing method
    34.
    发明授权
    Semiconductor substrate processing method 失效
    半导体衬底处理方法

    公开(公告)号:US06232201B1

    公开(公告)日:2001-05-15

    申请号:US09113155

    申请日:1998-07-10

    IPC分类号: H01L2176

    摘要: An object is to provide a semiconductor substrate processing method and a semiconductor substrate that prevent formation of particles from the edge part of the substrate. Silicon ions are implanted into the edge part of an SOI substrate (10) in the direction of radiuses of the SOI substrate (10) to bring a buried oxide film (2) in the edge part of the SOI substrate (10) into a silicon-rich state. Thus an SOI substrate (100) is provided, where the buried oxide film (2) has substantially been eliminated in the edge part.

    摘要翻译: 目的在于提供一种半导体衬底处理方法以及防止从衬底的边缘部分形成微粒的半导体衬底。 在SOI衬底(10)的半径方向上将硅离子注入到SOI衬底(10)的边缘部分中,以使SOI衬底(10)的边缘部分中的掩埋氧化膜(2)成为硅 丰富的状态。 因此,提供SOI衬底(100),其中掩埋氧化膜(2)在边缘部分中基本上被去除。

    Semiconductor device, method of manufacturing same and method of designing same
    35.
    发明授权
    Semiconductor device, method of manufacturing same and method of designing same 有权
    半导体装置及其制造方法及其设计方法

    公开(公告)号:US07741679B2

    公开(公告)日:2010-06-22

    申请号:US11866693

    申请日:2007-10-03

    IPC分类号: H01L23/62

    CPC分类号: H01L21/84 H01L27/1203

    摘要: A partial oxide film with well regions formed therebeneath isolates transistor formation regions in an SOI layer from each other. A p-type well region is formed beneath part of the partial oxide film which isolates NMOS transistors from each other, and an n-type well region is formed beneath part of the partial oxide film which isolates PMOS transistors from each other. The p-type well region and the n-type well region are formed in side-by-side relation beneath part of the partial oxide film which provides isolation between the NMOS and PMOS transistors. A body region is in contact with the well region adjacent thereto. An interconnect layer formed on an interlayer insulation film is electrically connected to the body region through a body contact provided in the interlayer insulation film. A semiconductor device having an SOI structure reduces a floating-substrate effect.

    摘要翻译: 在其之间形成的具有阱区的部分氧化膜彼此隔离SOI层中的晶体管形成区域。 在部分氧化膜的下部形成有p型阱区,其将NMOS晶体管彼此隔离,并且在部分氧化膜的下部形成n型阱区,其将PMOS晶体管彼此隔离。 p型阱区域和n型阱区域在部分氧化膜的一部分下方并排地形成,其提供NMOS和PMOS晶体管之间的隔离。 身体区域与与其相邻的井区域接触。 形成在层间绝缘膜上的互连层通过设置在层间绝缘膜中的体接触电连接到体区。 具有SOI结构的半导体器件减少浮置衬底效应。

    Semiconductor device and method of manufacturing the same
    36.
    发明授权
    Semiconductor device and method of manufacturing the same 有权
    半导体装置及其制造方法

    公开(公告)号:US07723790B2

    公开(公告)日:2010-05-25

    申请号:US12208840

    申请日:2008-09-11

    CPC分类号: H01L27/1203 H01L21/84

    摘要: An isolation insulating film (5) of partial-trench type is selectively formed in an upper surface of a silicon layer (4). A power supply line (21) is formed above the isolation insulating film (5). Below the power supply line (21), a complete isolation portion (23) reaching an upper surface of an insulating film (3) is formed in the isolation insulating film (5). In other words, a semiconductor device comprises a complete-isolation insulating film which is so formed as to extend from the upper surface of the silicon layer (4) and reach the upper surface of insulating film (3) below the power supply line (21). With this structure, it is possible to obtain the semiconductor device capable of suppressing variation in potential of a body region caused by variation in potential of the power supply line.

    摘要翻译: 在硅层(4)的上表面中选择性地形成部分沟槽型隔离绝缘膜(5)。 电源线(21)形成在隔离绝缘膜(5)的上方。 在电源线(21)的下方,在隔离绝缘膜(5)上形成到达绝缘膜(3)的上表面的完全隔离部(23)。 换句话说,半导体器件包括完全隔离绝缘膜,其形成为从硅层(4)的上表面延伸并到达电源线(21)下方的绝缘膜(3)的上表面 )。 利用这种结构,可以获得能够抑制由电源线的电位变化引起的体区的电位变化的半导体器件。

    SEMICONDUCTOR DEVICE AND METHOD OF MANUFACTURING THE SAME
    37.
    发明申请
    SEMICONDUCTOR DEVICE AND METHOD OF MANUFACTURING THE SAME 有权
    半导体器件及其制造方法

    公开(公告)号:US20090014797A1

    公开(公告)日:2009-01-15

    申请号:US12208840

    申请日:2008-09-11

    IPC分类号: H01L29/786

    CPC分类号: H01L27/1203 H01L21/84

    摘要: An isolation insulating film (5) of partial-trench type is selectively formed in an upper surface of a silicon layer (4). A power supply line (21) is formed above the isolation insulating film (5). Below the power supply line (21), a complete isolation portion (23) reaching an upper surface of an insulating film (3) is formed in the isolation insulating film (5). In other words, a semiconductor device comprises a complete-isolation insulating film which is so formed as to extend from the upper surface of the silicon layer (4) and reach the upper surface of insulating film (3) below the power supply line (21). With this structure, it is possible to obtain the semiconductor device capable of suppressing variation in potential of a body region caused by variation in potential of the power supply line.

    摘要翻译: 在硅层(4)的上表面中选择性地形成部分沟槽型隔离绝缘膜(5)。 电源线(21)形成在隔离绝缘膜(5)的上方。 在电源线(21)的下方,在隔离绝缘膜(5)上形成到达绝缘膜(3)的上表面的完全隔离部(23)。 换句话说,半导体器件包括完全隔离绝缘膜,其形成为从硅层(4)的上表面延伸并到达电源线(21)下方的绝缘膜(3)的上表面 )。 利用这种结构,可以获得能够抑制由电源线的电位变化引起的体区的电位变化的半导体器件。

    SEMICONDUCTOR DEVICE AND METHOD OF MANUFACTURING THE SAME
    38.
    发明申请
    SEMICONDUCTOR DEVICE AND METHOD OF MANUFACTURING THE SAME 失效
    半导体器件及其制造方法

    公开(公告)号:US20070138560A1

    公开(公告)日:2007-06-21

    申请号:US11677956

    申请日:2007-02-22

    IPC分类号: H01L27/12 H01L29/94

    CPC分类号: H01L27/1203 H01L21/84

    摘要: An isolation insulating film (5) of partial-trench type is selectively formed in an upper surface of a silicon layer (4). A power supply line (21) is formed above the isolation insulating film (5). Below the power supply line (21), a complete isolation portion (23) reaching an upper surface of an insulating film (3) is formed in the isolation insulating film (5). In other words, a semiconductor device comprises a complete-isolation insulating film which is so formed as to extend from the upper surface of the silicon layer (4) and reach the upper surface of insulating film (3) below the power supply line (21). With this structure, it is possible to obtain the semiconductor device capable of suppressing variation in potential of a body region caused by variation in potential of the power supply line.

    摘要翻译: 在硅层(4)的上表面中选择性地形成部分沟槽型隔离绝缘膜(5)。 电源线(21)形成在隔离绝缘膜(5)的上方。 在电源线(21)的下方,在隔离绝缘膜(5)上形成到达绝缘膜(3)的上表面的完全隔离部(23)。 换句话说,半导体器件包括完全隔离绝缘膜,其形成为从硅层(4)的上表面延伸并到达电源线(21)下方的绝缘膜(3)的上表面 )。 利用这种结构,可以获得能够抑制由电源线的电位变化引起的体区的电位变化的半导体器件。

    Semiconductor device and method of manufacturing the same
    39.
    发明授权
    Semiconductor device and method of manufacturing the same 有权
    半导体装置及其制造方法

    公开(公告)号:US07193272B2

    公开(公告)日:2007-03-20

    申请号:US11108843

    申请日:2005-04-19

    CPC分类号: H01L27/1203 H01L21/84

    摘要: An isolation insulating film (5) of partial-trench type is selectively formed in an upper surface of a silicon layer (4). A power supply line (21) is formed above the isolation insulating film (5). Below the power supply line (21), a complete isolation portion (23) reaching an upper surface of an insulating film (3) is formed in the isolation insulating film (5). In other words, a semiconductor device comprises a complete-isolation insulating film which is so formed as to extend from the upper surface of the silicon layer (4) and reach the upper surface of insulating film (3) below the power supply line (21). With this structure, it is possible to obtain the semiconductor device capable of suppressing variation in potential of a body region caused by variation in potential of the power supply line.

    摘要翻译: 在硅层(4)的上表面中选择性地形成部分沟槽型隔离绝缘膜(5)。 电源线(21)形成在隔离绝缘膜(5)的上方。 在电源线(21)的下方,在隔离绝缘膜(5)上形成到达绝缘膜(3)的上表面的完全隔离部(23)。 换句话说,半导体器件包括完全隔离绝缘膜,其形成为从硅层(4)的上表面延伸并到达电源线(21)下方的绝缘膜(3)的上表面 )。 利用这种结构,可以获得能够抑制由电源线的电位变化引起的体区的电位变化的半导体器件。