Semiconductor device, method of manufacturing same and method of designing same
    1.
    发明授权
    Semiconductor device, method of manufacturing same and method of designing same 失效
    半导体装置及其制造方法及其设计方法

    公开(公告)号:US06953979B1

    公开(公告)日:2005-10-11

    申请号:US09466934

    申请日:1999-12-20

    CPC分类号: H01L21/84 H01L27/1203

    摘要: A partial oxide film (31) with well regions formed therebeneath isolates transistor formation regions in an SOI layer (3) from each other. A p-type well region (11) is formed beneath part of the partial oxide film (31) which isolates NMOS transistors from each other, and an n-type well region (12) is formed beneath part of the partial oxide film (31) which isolates PMOS transistors from each other. The p-type well region (11) and the n-type well region (12) are formed in side-by-side relation beneath part of the partial oxide film (31) which provides isolation between the NMOS and PMOS transistors. A body region is in contact with the well region (11) adjacent thereto. An interconnect layer formed on an interlayer insulation film (4) is electrically connected to the body region through a body contact provided in the interlayer insulation film (4). A semiconductor device having an SOI structure reduces a floating-substrate effect.

    摘要翻译: 在其之间形成的具有阱区的部分氧化物膜(31)将SOI层(3)中的晶体管形成区域彼此隔离。 在部分氧化膜(31)的下部形成p型阱区(11),其将NMOS晶体管彼此隔离,并且在部分氧化膜(31)的一部分下方形成n型阱区(12) ),其将PMOS晶体管彼此隔离。 p型阱区(11)和n型阱区(12)在部分氧化膜(31)的下部并排形成,其提供NMOS和PMOS晶体管之间的隔离。 身体区域与与其相邻的井区域(11)接触。 形成在层间绝缘膜(4)上的互连层通过设置在层间绝缘膜(4)中的主体接触部电连接到体区。 具有SOI结构的半导体器件减少浮置衬底效应。

    Semiconductor device and method of manufacturing the same
    4.
    发明授权
    Semiconductor device and method of manufacturing the same 有权
    半导体装置及其制造方法

    公开(公告)号:US07482658B2

    公开(公告)日:2009-01-27

    申请号:US11677951

    申请日:2007-02-22

    IPC分类号: H01L21/00

    CPC分类号: H01L27/1203 H01L21/84

    摘要: An isolation insulating film (5) of partial-trench type is selectively formed in an upper surface of a silicon layer (4). A power supply line (21) is formed above the isolation insulating film (5). Below the power supply line (21), a complete isolation portion (23) reaching an upper surface of an insulating film (3) is formed in the isolation insulating film (5). In other words, a semiconductor device comprises a complete-isolation insulating film which is so formed as to extend from the upper surface of the silicon layer (4) and reach the upper surface of insulating film (3) below the power supply line (21). With this structure, it is possible to obtain the semiconductor device capable of suppressing variation in potential of a body region caused by variation in potential of the power supply line.

    摘要翻译: 在硅层(4)的上表面中选择性地形成部分沟槽型隔离绝缘膜(5)。 电源线(21)形成在隔离绝缘膜(5)的上方。 在电源线(21)的下方,在隔离绝缘膜(5)上形成到达绝缘膜(3)的上表面的完全隔离部(23)。 换句话说,半导体器件包括完全隔离绝缘膜,其形成为从硅层(4)的上表面延伸并到达电源线(21)下方的绝缘膜(3)的上表面 )。 利用这种结构,可以获得能够抑制由电源线的电位变化引起的体区的电位变化的半导体器件。

    Semiconductor device, method of manufacturing same and method of designing same
    5.
    发明授权
    Semiconductor device, method of manufacturing same and method of designing same 有权
    半导体装置及其制造方法及其设计方法

    公开(公告)号:US07303950B2

    公开(公告)日:2007-12-04

    申请号:US11034938

    申请日:2005-01-14

    IPC分类号: H01L21/8238

    CPC分类号: H01L21/84 H01L27/1203

    摘要: A partial oxide film (31) with well regions formed therebeneath isolates transistor formation regions in an SOI layer (3) from each other. A p-type well region (11) is formed beneath part of the partial oxide film (31) which isolates NMOS transistors from each other, and an n-type well region (12) is formed beneath part of the partial oxide film (31) which isolates PMOS transistors from each other. The p-type well region (11) and the n-type well region (12) are formed in side-by-side relation beneath part of the partial oxide film (31) which provides isolation between the NMOS and PMOS transistors. A body region is in contact with the well region (11) adjacent thereto. An interconnect layer formed on an interlayer insulation film (4) is electrically connected to the body region through a body contact provided in the interlayer insulation film (4). A semiconductor device having an SOI structure reduces a floating-substrate effect.

    摘要翻译: 在其之间形成的具有阱区的部分氧化物膜(31)将SOI层(3)中的晶体管形成区域彼此隔离。 在部分氧化膜(31)的下部形成p型阱区(11),其将NMOS晶体管彼此隔离,并且在部分氧化膜(31)的一部分下面形成n型阱区(12) ),其将PMOS晶体管彼此隔离。 p型阱区(11)和n型阱区(12)在部分氧化膜(31)的一部分下方并排地形成,其提供NMOS和PMOS晶体管之间的隔离。 身体区域与与其相邻的井区域(11)接触。 形成在层间绝缘膜(4)上的互连层通过设置在层间绝缘膜(4)中的主体接触部电连接到体区。 具有SOI结构的半导体器件减少浮置衬底效应。

    Semiconductor device and method of manufacturing the same
    6.
    发明授权
    Semiconductor device and method of manufacturing the same 失效
    半导体装置及其制造方法

    公开(公告)号:US07439587B2

    公开(公告)日:2008-10-21

    申请号:US11677956

    申请日:2007-02-22

    CPC分类号: H01L27/1203 H01L21/84

    摘要: An isolation insulating film (5) of partial-trench type is selectively formed in an upper surface of a silicon layer (4). A power supply line (21) is formed above the isolation insulating film (5). Below the power supply line (21), a complete isolation portion (23) reaching an upper surface of an insulating film (3) is formed in the isolation insulating film (5). In other words, a semiconductor device comprises a complete-isolation insulating film which is so formed as to extend from the upper surface of the silicon layer (4) and reach the upper surface of insulating film (3) below the power supply line (21). With this structure, it is possible to obtain the semiconductor device capable of suppressing variation in potential of a body region caused by variation in potential of the power supply line.

    摘要翻译: 在硅层(4)的上表面中选择性地形成部分沟槽型隔离绝缘膜(5)。 电源线(21)形成在隔离绝缘膜(5)的上方。 在电源线(21)的下方,在隔离绝缘膜(5)上形成到达绝缘膜(3)的上表面的完全隔离部(23)。 换句话说,半导体器件包括完全隔离绝缘膜,其形成为从硅层(4)的上表面延伸并到达电源线(21)下方的绝缘膜(3)的上表面 )。 利用这种结构,可以获得能够抑制由电源线的电位变化引起的体区的电位变化的半导体器件。

    Semiconductor device, method of manufacturing same and method of designing same
    8.
    发明授权
    Semiconductor device, method of manufacturing same and method of designing same 有权
    半导体装置及其制造方法及其设计方法

    公开(公告)号:US07741679B2

    公开(公告)日:2010-06-22

    申请号:US11866693

    申请日:2007-10-03

    IPC分类号: H01L23/62

    CPC分类号: H01L21/84 H01L27/1203

    摘要: A partial oxide film with well regions formed therebeneath isolates transistor formation regions in an SOI layer from each other. A p-type well region is formed beneath part of the partial oxide film which isolates NMOS transistors from each other, and an n-type well region is formed beneath part of the partial oxide film which isolates PMOS transistors from each other. The p-type well region and the n-type well region are formed in side-by-side relation beneath part of the partial oxide film which provides isolation between the NMOS and PMOS transistors. A body region is in contact with the well region adjacent thereto. An interconnect layer formed on an interlayer insulation film is electrically connected to the body region through a body contact provided in the interlayer insulation film. A semiconductor device having an SOI structure reduces a floating-substrate effect.

    摘要翻译: 在其之间形成的具有阱区的部分氧化膜彼此隔离SOI层中的晶体管形成区域。 在部分氧化膜的下部形成有p型阱区,其将NMOS晶体管彼此隔离,并且在部分氧化膜的下部形成n型阱区,其将PMOS晶体管彼此隔离。 p型阱区域和n型阱区域在部分氧化膜的一部分下方并排地形成,其提供NMOS和PMOS晶体管之间的隔离。 身体区域与与其相邻的井区域接触。 形成在层间绝缘膜上的互连层通过设置在层间绝缘膜中的体接触电连接到体区。 具有SOI结构的半导体器件减少浮置衬底效应。

    Semiconductor device and method of manufacturing the same
    9.
    发明授权
    Semiconductor device and method of manufacturing the same 有权
    半导体装置及其制造方法

    公开(公告)号:US07723790B2

    公开(公告)日:2010-05-25

    申请号:US12208840

    申请日:2008-09-11

    CPC分类号: H01L27/1203 H01L21/84

    摘要: An isolation insulating film (5) of partial-trench type is selectively formed in an upper surface of a silicon layer (4). A power supply line (21) is formed above the isolation insulating film (5). Below the power supply line (21), a complete isolation portion (23) reaching an upper surface of an insulating film (3) is formed in the isolation insulating film (5). In other words, a semiconductor device comprises a complete-isolation insulating film which is so formed as to extend from the upper surface of the silicon layer (4) and reach the upper surface of insulating film (3) below the power supply line (21). With this structure, it is possible to obtain the semiconductor device capable of suppressing variation in potential of a body region caused by variation in potential of the power supply line.

    摘要翻译: 在硅层(4)的上表面中选择性地形成部分沟槽型隔离绝缘膜(5)。 电源线(21)形成在隔离绝缘膜(5)的上方。 在电源线(21)的下方,在隔离绝缘膜(5)上形成到达绝缘膜(3)的上表面的完全隔离部(23)。 换句话说,半导体器件包括完全隔离绝缘膜,其形成为从硅层(4)的上表面延伸并到达电源线(21)下方的绝缘膜(3)的上表面 )。 利用这种结构,可以获得能够抑制由电源线的电位变化引起的体区的电位变化的半导体器件。

    SEMICONDUCTOR DEVICE AND METHOD OF MANUFACTURING THE SAME
    10.
    发明申请
    SEMICONDUCTOR DEVICE AND METHOD OF MANUFACTURING THE SAME 有权
    半导体器件及其制造方法

    公开(公告)号:US20090014797A1

    公开(公告)日:2009-01-15

    申请号:US12208840

    申请日:2008-09-11

    IPC分类号: H01L29/786

    CPC分类号: H01L27/1203 H01L21/84

    摘要: An isolation insulating film (5) of partial-trench type is selectively formed in an upper surface of a silicon layer (4). A power supply line (21) is formed above the isolation insulating film (5). Below the power supply line (21), a complete isolation portion (23) reaching an upper surface of an insulating film (3) is formed in the isolation insulating film (5). In other words, a semiconductor device comprises a complete-isolation insulating film which is so formed as to extend from the upper surface of the silicon layer (4) and reach the upper surface of insulating film (3) below the power supply line (21). With this structure, it is possible to obtain the semiconductor device capable of suppressing variation in potential of a body region caused by variation in potential of the power supply line.

    摘要翻译: 在硅层(4)的上表面中选择性地形成部分沟槽型隔离绝缘膜(5)。 电源线(21)形成在隔离绝缘膜(5)的上方。 在电源线(21)的下方,在隔离绝缘膜(5)上形成到达绝缘膜(3)的上表面的完全隔离部(23)。 换句话说,半导体器件包括完全隔离绝缘膜,其形成为从硅层(4)的上表面延伸并到达电源线(21)下方的绝缘膜(3)的上表面 )。 利用这种结构,可以获得能够抑制由电源线的电位变化引起的体区的电位变化的半导体器件。