-
公开(公告)号:US20210384093A1
公开(公告)日:2021-12-09
申请号:US17407157
申请日:2021-08-19
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Purakh Raj Verma , Kuo-Yuh Yang , Chia-Huei Lin , Chu-Chun Chang
Abstract: An integrated circuit device includes a substrate; an integrated circuit area disposed on the substrate and comprising a dielectric stack; a seal ring disposed in the dielectric stack and around a periphery of the integrated circuit area; a cap layer on the dielectric stack; a trench around the seal ring and exposing a sidewall of the dielectric stack; a memory storage structure disposed on the cap layer; and a moisture blocking layer continuously covering the integrated circuit area and the memory storage structure. The moisture blocking layer extends to the sidewall of the dielectric stack, thereby sealing a boundary between two adjacent dielectric films in the dielectric stack.
-
公开(公告)号:US20210375793A1
公开(公告)日:2021-12-02
申请号:US17401335
申请日:2021-08-13
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Purakh Raj Verma , Kuo-Yuh Yang , Chia-Huei Lin , Chu-Chun Chang
Abstract: A method of forming integrated circuit device, including: providing a substrate; forming an integrated circuit region on the substrate, the integrated circuit region comprising a dielectric stack; forming a seal ring in the dielectric stack and around a periphery of the integrated circuit region; forming a trench around the seal ring and the trench exposing a sidewall of the dielectric stack; forming a moisture blocking layer continuously covering the integrated circuit region and extending to the sidewall of the dielectric stack, thereby sealing a boundary between two adjacent dielectric films in the dielectric stack; and forming a passivation layer over the moisture blocking layer.
-
公开(公告)号:US11127700B1
公开(公告)日:2021-09-21
申请号:US16886721
申请日:2020-05-28
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Purakh Raj Verma , Kuo-Yuh Yang , Chia-Huei Lin , Chu-Chun Chang
IPC: H01L23/66 , H01L23/00 , H01L23/522 , H01L23/532
Abstract: An integrated circuit device includes a substrate and an integrated circuit area on the substrate. The integrated circuit area includes a dielectric stack. A cap layer is disposed on the dielectric stack. A seal ring is disposed in the dielectric stack and around a periphery of the integrated circuit area. A trench is formed around the seal ring to expose a sidewall of the dielectric stack. A MIM capacitor including a CTM layer and a CBM layer is disposed on the dielectric stack. A moisture blocking layer continuously covers the integrated circuit area and the MIM capacitor. The cap layer is interposed between the CTM layer and the CBM layer of the MIM capacitor and functions as a capacitor dielectric layer of the MIM capacitor. The moisture blocking layer extends to the sidewall of the dielectric stack, thereby sealing a boundary between two adjacent dielectric films in the dielectric stack.
-
公开(公告)号:US20210242110A1
公开(公告)日:2021-08-05
申请号:US16835349
申请日:2020-03-31
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Ching-Pin Hsu , Chih-Jung Wang , Chu-Chun Chang , Kuo-Yuh Yang , Chia-Huei Lin , Purakh Raj Verma
IPC: H01L23/482 , H01L21/768 , H01L21/02 , H01L23/485 , H01L21/762
Abstract: A semiconductor structure with an air gap includes a dielectric stack having a first dielectric layer on a substrate, a second dielectric layer on the first dielectric layer, and a third dielectric layer on the second dielectric layer. A first conductive layer and a second conductive layer are disposed in the dielectric stack. The first conductive layer and the second conductive layer are coplanar. A cross-like-shaped air gap is disposed in the dielectric stack between the first and second conductive layers. An oxide layer is disposed on a sidewall of the second dielectric layer within the cross-like-shaped air gap.
-
公开(公告)号:US10854529B2
公开(公告)日:2020-12-01
申请号:US16170067
申请日:2018-10-25
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Purakh Raj Verma , Kuo-Yuh Yang , Chia-Huei Lin
IPC: H01L29/06 , H01L23/367 , H01L21/48
Abstract: A high resistivity wafer with a heat dissipation structure includes a high resistivity wafer and a metal structure. The high resistivity wafer includes a heat dissipation region and a device support region. The high resistivity wafer consists of an insulating material. The metal structure is only embedded within the heat dissipation region of the high resistivity wafer. The metal structure surrounds the device support region.
-
公开(公告)号:US20200006117A1
公开(公告)日:2020-01-02
申请号:US16561026
申请日:2019-09-05
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Purakh Raj Verma , Chia-Huei Lin , Kuo-Yuh Yang
IPC: H01L21/762 , H01L21/761 , H01L21/311 , H01L21/763 , H01L21/764 , H01L29/06 , H01L21/8234
Abstract: A method for fabricating semiconductor device comprising the steps of: forming a first trench and a second trench in a substrate; forming a liner in the first trench and the second trench; forming a first patterned mask on the substrate to cover the second trench; removing the liner in the first trench; removing the first patterned mask; and forming an insulating layer in the first trench and the second trench to form a trap rich isolation structure in the first trench and a deep trench isolation structure in the second trench.
-
公开(公告)号:US20190221518A1
公开(公告)日:2019-07-18
申请号:US16122897
申请日:2018-09-06
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Purakh Raj Verma , Chia-Huei Lin , Kuo-Yuh Yang
IPC: H01L23/528 , H01L29/08 , H01L29/78 , H01L27/12 , H01L29/45 , H03F3/16 , H01L21/768 , H01L21/321 , H01L21/84
CPC classification number: H01L23/5283 , H01L21/3212 , H01L21/76802 , H01L21/7684 , H01L21/76843 , H01L21/76895 , H01L21/84 , H01L27/1203 , H01L29/0847 , H01L29/45 , H01L29/7835 , H03F3/16 , H03F2200/294
Abstract: A semiconductor device includes: a first gate line and a second gate line extending along a first direction, a third gate extending along a second direction and between the first gate line and the second gate line, and a drain region adjacent to one side of the third gate line. Preferably, the third gate line includes a first protrusion overlapping the drain region.
-
公开(公告)号:US20190214497A1
公开(公告)日:2019-07-11
申请号:US15892373
申请日:2018-02-08
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Purakh Raj Verma , Chia-Huei Lin , Kuo-Yuh Yang
IPC: H01L29/78 , H01L29/10 , H01L29/06 , H01L29/66 , H01L29/423
CPC classification number: H01L29/7824 , H01L21/266 , H01L21/28518 , H01L29/0696 , H01L29/1095 , H01L29/4238 , H01L29/66681
Abstract: A semiconductor device includes: a first gate structure on a substrate; a first drain region having a first conductive type adjacent to one side of the first gate structure; a source region having the first conductive type adjacent to another side of the first gate structure; and a first body implant region having a second conductive type under part of the first gate structure.
-
公开(公告)号:US20190214458A1
公开(公告)日:2019-07-11
申请号:US15893715
申请日:2018-02-12
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Purakh Raj Verma , Chia-Huei Lin , Kuo-Yuh Yang
IPC: H01L29/06 , H01L21/763 , H01L21/762 , H01L23/522
Abstract: A method for fabricating semiconductor device includes: forming a metal-oxide semiconductor (MOS) transistor on a substrate; forming a first interlayer dielectric (ILD) layer on the MOS transistor; removing part of the first ILD layer to form a trench adjacent to the MOS transistor; forming a trap rich structure in the trench; forming a second ILD layer on the MOS transistor and the trap rich structure; forming a contact plug in the first ILD layer and the second ILD layer and electrically connected to the MOS transistor; and forming a metal interconnection on the second ILD layer and electrically connected to the contact plug.
-
公开(公告)号:US11205609B2
公开(公告)日:2021-12-21
申请号:US16835349
申请日:2020-03-31
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Ching-Pin Hsu , Chih-Jung Wang , Chu-Chun Chang , Kuo-Yuh Yang , Chia-Huei Lin , Purakh Raj Verma
IPC: H01L23/482 , H01L21/02 , H01L21/762 , H01L21/768 , H01L23/485
Abstract: A semiconductor structure with an air gap includes a dielectric stack having a first dielectric layer on a substrate, a second dielectric layer on the first dielectric layer, and a third dielectric layer on the second dielectric layer. A first conductive layer and a second conductive layer are disposed in the dielectric stack. The first conductive layer and the second conductive layer are coplanar. A cross-like-shaped air gap is disposed in the dielectric stack between the first and second conductive layers. An oxide layer is disposed on a sidewall of the second dielectric layer within the cross-like-shaped air gap.
-
-
-
-
-
-
-
-
-