Reduced-power electronic circuits with wide-band energy recovery using non-interfering topologies

    公开(公告)号:US11128281B2

    公开(公告)日:2021-09-21

    申请号:US16569060

    申请日:2019-09-12

    发明人: Ignatius Bezzam

    摘要: Described herein are reduced-power electronic circuits with wide-band energy recovery using non-interfering topologies. A resonant clock distribution network comprises a plurality of resonant clock drivers that receive at least one of a plurality of reference clock signals. An energy saving component is coupled with the plurality of resonant clock drivers. The energy saving component provides for lower energy consumption by resonating with unwanted parasitic capacitance of a load capacitance. The energy saving component and the load capacitance (LC) form a series resonant frequency that is significantly greater than a clock frequency of the plurality of resonant clock drivers, so that output clock signal paths are not interfered with and so that effects on skew are minimized.

    REDUCED-POWER DYNAMIC DATA CIRCUITS WITH WIDE-BAND ENERGY RECOVERY

    公开(公告)号:US20190095568A1

    公开(公告)日:2019-03-28

    申请号:US16024613

    申请日:2018-06-29

    发明人: IGNATIUS BEZZAM

    IPC分类号: G06F17/50

    摘要: Reduced-power dynamic data circuits with wide-band energy recovery are described herein. In one embodiment, a circuit system comprises at least one sub-circuit in which at least one of the sub-circuits includes a capacitive output node that is driven between low and high states in a random manner for a time period and an inductive circuit path coupled to the capacitive output node. The inductive circuit path includes a transistor switch and an inductor connected in series to discharge and recharge the output node to a bias supply. A pulse generator circuit generates a pulse width that corresponds to a timing for driving the output node.

    REDUCED-POWER DYNAMIC DATA CIRCUITS WITH WIDE-BAND ENERGY RECOVERY

    公开(公告)号:US20210264083A1

    公开(公告)日:2021-08-26

    申请号:US17317500

    申请日:2021-05-11

    发明人: IGNATIUS BEZZAM

    摘要: Reduced-power dynamic data circuits with wide-band energy recovery are described herein. In one embodiment, a circuit system comprises at least one sub-circuit in which at least one of the sub-circuits includes a capacitive output node that is driven between low and high states in a random manner for a time period and an inductive circuit path coupled to the capacitive output node. The inductive circuit path includes a transistor switch and an inductor connected in series to discharge and recharge the output node to a bias supply. A pulse generator circuit generates a pulse width that corresponds to a timing for driving the output node.

    Reduced-power dynamic data circuits with wide-band energy recovery

    公开(公告)号:US11023631B2

    公开(公告)日:2021-06-01

    申请号:US16024613

    申请日:2018-06-29

    发明人: Ignatius Bezzam

    摘要: Reduced-power dynamic data circuits with wide-band energy recovery are described herein. In one embodiment, a circuit system comprises at least one sub-circuit in which at least one of the sub-circuits includes a capacitive output node that is driven between low and high states in a random manner for a time period and an inductive circuit path coupled to the capacitive output node. The inductive circuit path includes a transistor switch and an inductor connected in series to discharge and recharge the output node to a bias supply. A pulse generator circuit generates a pulse width that corresponds to a timing for driving the output node.

    REDUCED-POWER ELECTRONIC CIRCUITS WITH WIDE-BAND ENERGY RECOVERY USING NON-INTERFERING TOPOLOGIES

    公开(公告)号:US20190097611A1

    公开(公告)日:2019-03-28

    申请号:US15974226

    申请日:2018-05-08

    发明人: IGNATIUS BEZZAM

    摘要: Described herein are reduced-power electronic circuits with wide-band energy recovery using non-interfering topologies. A resonant clock distribution network comprises a plurality of resonant clock drivers that receive at least one of a plurality of reference clock signals. An energy saving component is coupled with the plurality of resonant clock drivers. The energy saving component provides for lower energy consumption by resonating with unwanted parasitic capacitance of a load capacitance. The energy saving component and the load capacitance (LC) form a series resonant frequency that is significantly greater than a clock frequency of the plurality of resonant clock drivers, so that output clock signal paths are not interfered with and so that effects on skew are minimized.

    REDUCED-POWER ELECTRONIC CIRCUITS WITH WIDE-BAND ENERGY RECOVERY USING NON-INTERFERING TOPOLOGIES

    公开(公告)号:US20200007112A1

    公开(公告)日:2020-01-02

    申请号:US16569060

    申请日:2019-09-12

    发明人: Ignatius BEZZAM

    摘要: Described herein are reduced-power electronic circuits with wide-band energy recovery using non-interfering topologies. A resonant clock distribution network comprises a plurality of resonant clock drivers that receive at least one of a plurality of reference clock signals. An energy saving component is coupled with the plurality of resonant clock drivers. The energy saving component provides for lower energy consumption by resonating with unwanted parasitic capacitance of a load capacitance. The energy saving component and the load capacitance (LC) form a series resonant frequency that is significantly greater than a clock frequency of the plurality of resonant clock drivers, so that output clock signal paths are not interfered with and so that effects on skew are minimized.